2 % (c) The AQUA Project, Glasgow University, 1996-1998
4 \section[RegAllocInfo]{Machine-specific info used for register allocation}
6 The (machine-independent) allocator itself is in @AsmRegAlloc@.
9 #include "nativeGen/NCG.h"
37 #include "HsVersions.h"
42 import Stix ( DestInfo(..) )
43 import CLabel ( isAsmTemp, CLabel{-instance Ord-} )
44 import FiniteMap ( addToFM, lookupFM, FiniteMap )
46 import Constants ( rESERVED_C_STACK_BYTES )
47 import Unique ( Unique, Uniquable(..) )
52 %************************************************************************
54 \subsection{Sets of registers}
56 %************************************************************************
60 -- Blargh. Use ghc stuff soon! Or: perhaps that's not such a good
61 -- idea. Most of these sets are either empty or very small, and it
62 -- might be that the overheads of the FiniteMap based set implementation
63 -- is a net loss. The same might be true of FeSets.
65 newtype RegSet = MkRegSet [Reg]
68 = MkRegSet (nukeDups (sort xs))
69 where nukeDups :: [Reg] -> [Reg]
73 = if x == y then nukeDups (y:xys)
74 else x : nukeDups (y:xys)
76 regSetToList (MkRegSet xs) = xs
77 isEmptyRegSet (MkRegSet xs) = null xs
78 emptyRegSet = MkRegSet []
79 eqRegSets (MkRegSet xs1) (MkRegSet xs2) = xs1 == xs2
80 unitRegSet x = MkRegSet [x]
81 filterRegSet p (MkRegSet xs) = MkRegSet (filter p xs)
83 elemRegSet x (MkRegSet xs)
87 f (y:ys) | x == y = True
91 unionRegSets (MkRegSet xs1) (MkRegSet xs2)
92 = MkRegSet (f xs1 xs2)
97 | a < b = a : f as (b:bs)
98 | a > b = b : f (a:as) bs
99 | otherwise = a : f as bs
101 minusRegSets (MkRegSet xs1) (MkRegSet xs2)
102 = MkRegSet (f xs1 xs2)
107 | a < b = a : f as (b:bs)
108 | a > b = f (a:as) bs
109 | otherwise = f as bs
111 intersectionRegSets (MkRegSet xs1) (MkRegSet xs2)
112 = MkRegSet (f xs1 xs2)
117 | a < b = f as (b:bs)
118 | a > b = f (a:as) bs
119 | otherwise = a : f as bs
122 %************************************************************************
124 \subsection{@RegUsage@ type; @noUsage@ and @regUsage@ functions}
126 %************************************************************************
128 @regUsage@ returns the sets of src and destination registers used by a
129 particular instruction. Machine registers that are pre-allocated to
130 stgRegs are filtered out, because they are uninteresting from a
131 register allocation standpoint. (We wouldn't want them to end up on
132 the free list!) As far as we are concerned, the fixed registers
133 simply don't exist (for allocation purposes, anyway).
135 regUsage doesn't need to do any trickery for jumps and such. Just
136 state precisely the regs read and written by that insn. The
137 consequences of control flow transfers, as far as register allocation
138 goes, are taken care of by @insnFuture@.
141 data RegUsage = RU RegSet RegSet
144 noUsage = RU emptyRegSet emptyRegSet
146 regUsage :: Instr -> RegUsage
148 interesting (VirtualRegI _) = True
149 interesting (VirtualRegF _) = True
150 interesting (VirtualRegD _) = True
151 interesting (RealReg i) = isFastTrue (freeReg i)
153 #if alpha_TARGET_ARCH
155 regUsage instr = case instr of
156 LD B reg addr -> usage (regAddr addr, [reg, t9])
157 LD Bu reg addr -> usage (regAddr addr, [reg, t9])
158 -- LD W reg addr -> usage (regAddr addr, [reg, t9]) : UNUSED
159 -- LD Wu reg addr -> usage (regAddr addr, [reg, t9]) : UNUSED
160 LD sz reg addr -> usage (regAddr addr, [reg])
161 LDA reg addr -> usage (regAddr addr, [reg])
162 LDAH reg addr -> usage (regAddr addr, [reg])
163 LDGP reg addr -> usage (regAddr addr, [reg])
164 LDI sz reg imm -> usage ([], [reg])
165 ST B reg addr -> usage (reg : regAddr addr, [t9, t10])
166 -- ST W reg addr -> usage (reg : regAddr addr, [t9, t10]) : UNUSED
167 ST sz reg addr -> usage (reg : regAddr addr, [])
168 CLR reg -> usage ([], [reg])
169 ABS sz ri reg -> usage (regRI ri, [reg])
170 NEG sz ov ri reg -> usage (regRI ri, [reg])
171 ADD sz ov r1 ar r2 -> usage (r1 : regRI ar, [r2])
172 SADD sz sc r1 ar r2 -> usage (r1 : regRI ar, [r2])
173 SUB sz ov r1 ar r2 -> usage (r1 : regRI ar, [r2])
174 SSUB sz sc r1 ar r2 -> usage (r1 : regRI ar, [r2])
175 MUL sz ov r1 ar r2 -> usage (r1 : regRI ar, [r2])
176 DIV sz un r1 ar r2 -> usage (r1 : regRI ar, [r2, t9, t10, t11, t12])
177 REM sz un r1 ar r2 -> usage (r1 : regRI ar, [r2, t9, t10, t11, t12])
178 NOT ri reg -> usage (regRI ri, [reg])
179 AND r1 ar r2 -> usage (r1 : regRI ar, [r2])
180 ANDNOT r1 ar r2 -> usage (r1 : regRI ar, [r2])
181 OR r1 ar r2 -> usage (r1 : regRI ar, [r2])
182 ORNOT r1 ar r2 -> usage (r1 : regRI ar, [r2])
183 XOR r1 ar r2 -> usage (r1 : regRI ar, [r2])
184 XORNOT r1 ar r2 -> usage (r1 : regRI ar, [r2])
185 SLL r1 ar r2 -> usage (r1 : regRI ar, [r2])
186 SRL r1 ar r2 -> usage (r1 : regRI ar, [r2])
187 SRA r1 ar r2 -> usage (r1 : regRI ar, [r2])
188 ZAP r1 ar r2 -> usage (r1 : regRI ar, [r2])
189 ZAPNOT r1 ar r2 -> usage (r1 : regRI ar, [r2])
190 CMP co r1 ar r2 -> usage (r1 : regRI ar, [r2])
191 FCLR reg -> usage ([], [reg])
192 FABS r1 r2 -> usage ([r1], [r2])
193 FNEG sz r1 r2 -> usage ([r1], [r2])
194 FADD sz r1 r2 r3 -> usage ([r1, r2], [r3])
195 FDIV sz r1 r2 r3 -> usage ([r1, r2], [r3])
196 FMUL sz r1 r2 r3 -> usage ([r1, r2], [r3])
197 FSUB sz r1 r2 r3 -> usage ([r1, r2], [r3])
198 CVTxy sz1 sz2 r1 r2 -> usage ([r1], [r2])
199 FCMP sz co r1 r2 r3 -> usage ([r1, r2], [r3])
200 FMOV r1 r2 -> usage ([r1], [r2])
203 -- We assume that all local jumps will be BI/BF/BR. JMP must be out-of-line.
204 BI cond reg lbl -> usage ([reg], [])
205 BF cond reg lbl -> usage ([reg], [])
206 JMP reg addr hint -> RU (mkRegSet (filter interesting (regAddr addr))) freeRegSet
208 BSR _ n -> RU (argRegSet n) callClobberedRegSet
209 JSR reg addr n -> RU (argRegSet n) callClobberedRegSet
214 usage (src, dst) = RU (mkRegSet (filter interesting src))
215 (mkRegSet (filter interesting dst))
217 interesting (FixedReg _) = False
220 regAddr (AddrReg r1) = [r1]
221 regAddr (AddrRegImm r1 _) = [r1]
222 regAddr (AddrImm _) = []
224 regRI (RIReg r) = [r]
227 #endif {- alpha_TARGET_ARCH -}
228 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
231 regUsage instr = case instr of
232 MOV sz src dst -> usageRW src dst
233 MOVZxL sz src dst -> usageRW src dst
234 MOVSxL sz src dst -> usageRW src dst
235 LEA sz src dst -> usageRW src dst
236 ADD sz src dst -> usageRM src dst
237 SUB sz src dst -> usageRM src dst
238 IMUL sz src dst -> usageRM src dst
239 IMUL64 sd1 sd2 -> mkRU [sd1,sd2] [sd1,sd2]
240 MUL sz src dst -> usageRM src dst
241 IQUOT sz src dst -> usageRM src dst
242 IREM sz src dst -> usageRM src dst
243 QUOT sz src dst -> usageRM src dst
244 REM sz src dst -> usageRM src dst
245 AND sz src dst -> usageRM src dst
246 OR sz src dst -> usageRM src dst
247 XOR sz src dst -> usageRM src dst
248 NOT sz op -> usageM op
249 NEGI sz op -> usageM op
250 SHL sz imm dst -> usageM dst
251 SAR sz imm dst -> usageM dst
252 SHR sz imm dst -> usageM dst
253 BT sz imm src -> mkRU (use_R src) []
255 PUSH sz op -> mkRU (use_R op) []
256 POP sz op -> mkRU [] (def_W op)
257 TEST sz src dst -> mkRU (use_R src ++ use_R dst) []
258 CMP sz src dst -> mkRU (use_R src ++ use_R dst) []
259 SETCC cond op -> mkRU [] (def_W op)
260 JXX cond lbl -> mkRU [] []
261 JMP dsts op -> mkRU (use_R op) []
262 CALL (Left imm) -> mkRU [] callClobberedRegs
263 CALL (Right reg) -> mkRU [reg] callClobberedRegs
264 CLTD -> mkRU [eax] [edx]
267 GMOV src dst -> mkRU [src] [dst]
268 GLD sz src dst -> mkRU (use_EA src) [dst]
269 GST sz src dst -> mkRU (src : use_EA dst) []
271 GLDZ dst -> mkRU [] [dst]
272 GLD1 dst -> mkRU [] [dst]
274 GFTOI src dst -> mkRU [src] [dst]
275 GDTOI src dst -> mkRU [src] [dst]
277 GITOF src dst -> mkRU [src] [dst]
278 GITOD src dst -> mkRU [src] [dst]
280 GADD sz s1 s2 dst -> mkRU [s1,s2] [dst]
281 GSUB sz s1 s2 dst -> mkRU [s1,s2] [dst]
282 GMUL sz s1 s2 dst -> mkRU [s1,s2] [dst]
283 GDIV sz s1 s2 dst -> mkRU [s1,s2] [dst]
285 GCMP sz src1 src2 -> mkRU [src1,src2] []
286 GABS sz src dst -> mkRU [src] [dst]
287 GNEG sz src dst -> mkRU [src] [dst]
288 GSQRT sz src dst -> mkRU [src] [dst]
289 GSIN sz src dst -> mkRU [src] [dst]
290 GCOS sz src dst -> mkRU [src] [dst]
291 GTAN sz src dst -> mkRU [src] [dst]
299 _ -> pprPanic "regUsage(x86)" empty
302 -- 2 operand form; first operand Read; second Written
303 usageRW :: Operand -> Operand -> RegUsage
304 usageRW op (OpReg reg) = mkRU (use_R op) [reg]
305 usageRW op (OpAddr ea) = mkRU (use_R op ++ use_EA ea) []
307 -- 2 operand form; first operand Read; second Modified
308 usageRM :: Operand -> Operand -> RegUsage
309 usageRM op (OpReg reg) = mkRU (use_R op ++ [reg]) [reg]
310 usageRM op (OpAddr ea) = mkRU (use_R op ++ use_EA ea) []
312 -- 1 operand form; operand Modified
313 usageM :: Operand -> RegUsage
314 usageM (OpReg reg) = mkRU [reg] [reg]
315 usageM (OpAddr ea) = mkRU (use_EA ea) []
317 -- Registers defd when an operand is written.
318 def_W (OpReg reg) = [reg]
319 def_W (OpAddr ea) = []
321 -- Registers used when an operand is read.
322 use_R (OpReg reg) = [reg]
323 use_R (OpImm imm) = []
324 use_R (OpAddr ea) = use_EA ea
326 -- Registers used to compute an effective address.
327 use_EA (ImmAddr _ _) = []
328 use_EA (AddrBaseIndex Nothing Nothing _) = []
329 use_EA (AddrBaseIndex (Just b) Nothing _) = [b]
330 use_EA (AddrBaseIndex Nothing (Just (i,_)) _) = [i]
331 use_EA (AddrBaseIndex (Just b) (Just (i,_)) _) = [b,i]
333 mkRU src dst = RU (regSetFromList (filter interesting src))
334 (regSetFromList (filter interesting dst))
336 #endif {- i386_TARGET_ARCH -}
337 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
338 #if sparc_TARGET_ARCH
340 regUsage instr = case instr of
341 LD sz addr reg -> usage (regAddr addr, [reg])
342 ST sz reg addr -> usage (reg : regAddr addr, [])
343 ADD x cc r1 ar r2 -> usage (r1 : regRI ar, [r2])
344 SUB x cc r1 ar r2 -> usage (r1 : regRI ar, [r2])
345 UMUL cc r1 ar r2 -> usage (r1 : regRI ar, [r2])
346 SMUL cc r1 ar r2 -> usage (r1 : regRI ar, [r2])
347 RDY rd -> usage ([], [rd])
348 AND b r1 ar r2 -> usage (r1 : regRI ar, [r2])
349 ANDN b r1 ar r2 -> usage (r1 : regRI ar, [r2])
350 OR b r1 ar r2 -> usage (r1 : regRI ar, [r2])
351 ORN b r1 ar r2 -> usage (r1 : regRI ar, [r2])
352 XOR b r1 ar r2 -> usage (r1 : regRI ar, [r2])
353 XNOR b r1 ar r2 -> usage (r1 : regRI ar, [r2])
354 SLL r1 ar r2 -> usage (r1 : regRI ar, [r2])
355 SRL r1 ar r2 -> usage (r1 : regRI ar, [r2])
356 SRA r1 ar r2 -> usage (r1 : regRI ar, [r2])
357 SETHI imm reg -> usage ([], [reg])
358 FABS s r1 r2 -> usage ([r1], [r2])
359 FADD s r1 r2 r3 -> usage ([r1, r2], [r3])
360 FCMP e s r1 r2 -> usage ([r1, r2], [])
361 FDIV s r1 r2 r3 -> usage ([r1, r2], [r3])
362 FMOV s r1 r2 -> usage ([r1], [r2])
363 FMUL s r1 r2 r3 -> usage ([r1, r2], [r3])
364 FNEG s r1 r2 -> usage ([r1], [r2])
365 FSQRT s r1 r2 -> usage ([r1], [r2])
366 FSUB s r1 r2 r3 -> usage ([r1, r2], [r3])
367 FxTOy s1 s2 r1 r2 -> usage ([r1], [r2])
369 -- We assume that all local jumps will be BI/BF. JMP must be out-of-line.
370 JMP dst addr -> usage (regAddr addr, [])
372 CALL (Left imm) n True -> noUsage
373 CALL (Left imm) n False -> usage (argRegs n, callClobberedRegs)
374 CALL (Right reg) n True -> usage ([reg], [])
375 CALL (Right reg) n False -> usage (reg : (argRegs n), callClobberedRegs)
379 usage (src, dst) = RU (regSetFromList (filter interesting src))
380 (regSetFromList (filter interesting dst))
382 regAddr (AddrRegReg r1 r2) = [r1, r2]
383 regAddr (AddrRegImm r1 _) = [r1]
385 regRI (RIReg r) = [r]
388 #endif {- sparc_TARGET_ARCH -}
389 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
390 #if powerpc_TARGET_ARCH
392 regUsage instr = case instr of
393 LD sz reg addr -> usage (regAddr addr, [reg])
394 ST sz reg addr -> usage (reg : regAddr addr, [])
395 STU sz reg addr -> usage (reg : regAddr addr, [])
396 LIS reg imm -> usage ([], [reg])
397 LI reg imm -> usage ([], [reg])
398 MR reg1 reg2 -> usage ([reg2], [reg1])
399 CMP sz reg ri -> usage (reg : regRI ri,[])
400 CMPL sz reg ri -> usage (reg : regRI ri,[])
401 BCC cond lbl -> noUsage
402 MTCTR reg -> usage ([reg],[])
404 BL imm params -> usage (params, callClobberedRegs)
405 BCTRL params -> usage (params, callClobberedRegs)
406 ADD reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
407 SUBF reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
408 MULLW reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
409 DIVW reg1 reg2 reg3-> usage ([reg2,reg3], [reg1])
410 DIVWU reg1 reg2 reg3-> usage ([reg2,reg3], [reg1])
411 AND reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
412 OR reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
413 XOR reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
414 XORIS reg1 reg2 imm -> usage ([reg2], [reg1])
415 NEG reg1 reg2 -> usage ([reg2], [reg1])
416 NOT reg1 reg2 -> usage ([reg2], [reg1])
417 SLW reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
418 SRW reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
419 SRAW reg1 reg2 ri -> usage (reg2 : regRI ri, [reg1])
420 FADD sz r1 r2 r3 -> usage ([r2,r3], [r1])
421 FSUB sz r1 r2 r3 -> usage ([r2,r3], [r1])
422 FMUL sz r1 r2 r3 -> usage ([r2,r3], [r1])
423 FDIV sz r1 r2 r3 -> usage ([r2,r3], [r1])
424 FNEG r1 r2 -> usage ([r2], [r1])
425 FCMP r1 r2 -> usage ([r1,r2], [])
426 FCTIWZ r1 r2 -> usage ([r2], [r1])
429 usage (src, dst) = RU (regSetFromList (filter interesting src))
430 (regSetFromList (filter interesting dst))
431 regAddr (AddrRegReg r1 r2) = [r1, r2]
432 regAddr (AddrRegImm r1 _) = [r1]
434 regRI (RIReg r) = [r]
436 #endif {- powerpc_TARGET_ARCH -}
440 %************************************************************************
442 \subsection{Free, reserved, call-clobbered, and argument registers}
444 %************************************************************************
446 @freeRegs@ is the list of registers we can use in register allocation.
447 @freeReg@ (below) says if a particular register is free.
449 With a per-instruction clobber list, we might be able to get some of
450 these back, but it's probably not worth the hassle.
452 @callClobberedRegs@ ... the obvious.
454 @argRegs@: assuming a call with N arguments, what registers will be
455 used to hold arguments? (NB: it doesn't know whether the arguments
456 are integer or floating-point...)
458 findReservedRegs tells us which regs can be used as spill temporaries.
459 The list of instructions for which we are attempting allocation is
460 supplied. This is so that we can (at least for x86) examine it to
461 discover which registers are being used in a fixed way -- for example,
462 %eax and %edx are used by integer division, so they can't be used as
463 spill temporaries. However, most instruction lists don't do integer
464 division, so we don't want to rule them out altogether.
466 findReservedRegs returns not a list of spill temporaries, but a list
467 of list of them. This is so that the allocator can attempt allocating
468 with at first no spill temps, then if that fails, increasing numbers.
469 For x86 it is important that we minimise the number of regs reserved
470 as spill temporaries, since there are so few. For Alpha and Sparc
471 this isn't a concern; we just ignore the supplied code list and return
472 a singleton list which we know will satisfy all spill demands.
475 findReservedRegs :: [Instr] -> [[Reg]]
476 findReservedRegs instrs
477 #if alpha_TARGET_ARCH
478 = --[[NCG_Reserved_I1, NCG_Reserved_I2,
479 -- NCG_Reserved_F1, NCG_Reserved_F2]]
480 error "findReservedRegs: alpha"
482 #if sparc_TARGET_ARCH
483 = [[NCG_SpillTmp_I1, NCG_SpillTmp_I2,
484 NCG_SpillTmp_D1, NCG_SpillTmp_D2,
485 NCG_SpillTmp_F1, NCG_SpillTmp_F2]]
488 -- We can use %fake4 and %fake5 safely for float temps.
489 -- Int regs are more troublesome. Only %ecx and %edx are
490 -- definitely. At a pinch, we also could bag %eax if there
491 -- are no ccalls, but so far we've never encountered
492 -- a situation where three integer temporaries are necessary.
494 -- Because registers are in short supply on x86, we give the
495 -- allocator a whole bunch of possibilities, starting with zero
496 -- temporaries and working up to all that are available. This
497 -- is inefficient, but spills are pretty rare, so we don't care
498 -- if the register allocator has to try half a dozen or so possibilities
499 -- before getting to one that works.
505 = case intregs_avail of
506 [i1] -> [ [], [i1], [f1], [i1,f1], [f1,f2],
509 [i1,i2] -> [ [], [i1], [f1], [i1,i2], [i1,f1], [f1,f2],
510 [i1,i2,f1], [i1,f1,f2], [i1,i2,f1,f2] ]
514 #if powerpc_TARGET_ARCH
515 = [[NCG_SpillTmp_I1, NCG_SpillTmp_I2,
516 NCG_SpillTmp_D1, NCG_SpillTmp_D2]]
520 %************************************************************************
522 \subsection{@InsnFuture@ type; @insnFuture@ function}
524 %************************************************************************
526 @insnFuture@ indicates the places we could get to following the
527 current instruction. This is used by the register allocator to
528 compute the flow edges between instructions.
532 = NoFuture -- makes a non-local jump; for the purposes of
533 -- register allocation, it exits our domain
534 | Next -- falls through to next insn
535 | Branch CLabel -- unconditional branch to the label
536 | NextOrBranch CLabel -- conditional branch to the label
537 | MultiFuture [CLabel] -- multiple specific futures
539 --instance Outputable InsnFuture where
540 -- ppr NoFuture = text "NoFuture"
541 -- ppr Next = text "Next"
542 -- ppr (Branch clbl) = text "(Branch " <> ppr clbl <> char ')'
543 -- ppr (NextOrBranch clbl) = text "(NextOrBranch " <> ppr clbl <> char ')'
549 #if alpha_TARGET_ARCH
551 -- We assume that all local jumps will be BI/BF. JMP must be out-of-line.
553 BR (ImmCLbl lbl) -> RL (lookup lbl) future
554 BI _ _ (ImmCLbl lbl) -> RL (lookup lbl `unionRegSets` live) future
555 BF _ _ (ImmCLbl lbl) -> RL (lookup lbl `unionRegSets` live) future
556 JMP _ _ _ -> RL emptyRegSet future
557 BSR _ _ -> RL live future
558 JSR _ _ _ -> RL live future
559 LABEL lbl -> RL live (FL (all `unionRegSets` live) (addToFM env lbl live))
562 #endif {- alpha_TARGET_ARCH -}
563 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
567 JXX _ clbl | isAsmTemp clbl -> NextOrBranch clbl
568 JXX _ _ -> panic "insnFuture: conditional jump to non-local label"
570 -- If the insn says what its dests are, use em!
571 JMP (DestInfo dsts) _ -> MultiFuture dsts
573 -- unconditional jump to local label
574 JMP NoDestInfo (OpImm (ImmCLbl clbl)) | isAsmTemp clbl -> Branch clbl
576 -- unconditional jump to non-local label
577 JMP NoDestInfo lbl -> NoFuture
580 JMP _ _ -> panic "insnFuture(x86): JMP wierdness"
584 #endif {- i386_TARGET_ARCH -}
585 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
586 #if sparc_TARGET_ARCH
588 -- We assume that all local jumps will be BI/BF.
589 BI ALWAYS _ (ImmCLbl clbl) -> Branch clbl
590 BI other _ (ImmCLbl clbl) -> NextOrBranch clbl
591 BI other _ _ -> panic "nativeGen(sparc):insnFuture(BI)"
593 BF ALWAYS _ (ImmCLbl clbl) -> Branch clbl
594 BF other _ (ImmCLbl clbl) -> NextOrBranch clbl
595 BF other _ _ -> panic "nativeGen(sparc):insnFuture(BF)"
597 -- CALL(terminal) must be out-of-line. JMP is not out-of-line
598 -- iff it specifies its destinations.
599 JMP NoDestInfo _ -> NoFuture -- n.b. NoFuture == MultiFuture []
600 JMP (DestInfo dsts) _ -> MultiFuture dsts
602 CALL _ _ True -> NoFuture
606 #endif {- sparc_TARGET_ARCH -}
607 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
608 #if powerpc_TARGET_ARCH
609 BCC ALWAYS clbl | isAsmTemp clbl -> Branch clbl
610 | otherwise -> NoFuture
611 BCC _ clbl | isAsmTemp clbl -> NextOrBranch clbl
612 BCC _ _ -> panic "insnFuture: conditional jump to non-local label"
616 #endif {- powerpc_TARGET_ARCH -}
619 %************************************************************************
621 \subsection{@patchRegs@ function}
623 %************************************************************************
625 @patchRegs@ takes an instruction (possibly with
626 MemoryReg/UnmappedReg registers) and changes all register references
627 according to the supplied environment.
630 patchRegs :: Instr -> (Reg -> Reg) -> Instr
632 #if alpha_TARGET_ARCH
634 patchRegs instr env = case instr of
635 LD sz reg addr -> LD sz (env reg) (fixAddr addr)
636 LDA reg addr -> LDA (env reg) (fixAddr addr)
637 LDAH reg addr -> LDAH (env reg) (fixAddr addr)
638 LDGP reg addr -> LDGP (env reg) (fixAddr addr)
639 LDI sz reg imm -> LDI sz (env reg) imm
640 ST sz reg addr -> ST sz (env reg) (fixAddr addr)
641 CLR reg -> CLR (env reg)
642 ABS sz ar reg -> ABS sz (fixRI ar) (env reg)
643 NEG sz ov ar reg -> NEG sz ov (fixRI ar) (env reg)
644 ADD sz ov r1 ar r2 -> ADD sz ov (env r1) (fixRI ar) (env r2)
645 SADD sz sc r1 ar r2 -> SADD sz sc (env r1) (fixRI ar) (env r2)
646 SUB sz ov r1 ar r2 -> SUB sz ov (env r1) (fixRI ar) (env r2)
647 SSUB sz sc r1 ar r2 -> SSUB sz sc (env r1) (fixRI ar) (env r2)
648 MUL sz ov r1 ar r2 -> MUL sz ov (env r1) (fixRI ar) (env r2)
649 DIV sz un r1 ar r2 -> DIV sz un (env r1) (fixRI ar) (env r2)
650 REM sz un r1 ar r2 -> REM sz un (env r1) (fixRI ar) (env r2)
651 NOT ar reg -> NOT (fixRI ar) (env reg)
652 AND r1 ar r2 -> AND (env r1) (fixRI ar) (env r2)
653 ANDNOT r1 ar r2 -> ANDNOT (env r1) (fixRI ar) (env r2)
654 OR r1 ar r2 -> OR (env r1) (fixRI ar) (env r2)
655 ORNOT r1 ar r2 -> ORNOT (env r1) (fixRI ar) (env r2)
656 XOR r1 ar r2 -> XOR (env r1) (fixRI ar) (env r2)
657 XORNOT r1 ar r2 -> XORNOT (env r1) (fixRI ar) (env r2)
658 SLL r1 ar r2 -> SLL (env r1) (fixRI ar) (env r2)
659 SRL r1 ar r2 -> SRL (env r1) (fixRI ar) (env r2)
660 SRA r1 ar r2 -> SRA (env r1) (fixRI ar) (env r2)
661 ZAP r1 ar r2 -> ZAP (env r1) (fixRI ar) (env r2)
662 ZAPNOT r1 ar r2 -> ZAPNOT (env r1) (fixRI ar) (env r2)
663 CMP co r1 ar r2 -> CMP co (env r1) (fixRI ar) (env r2)
664 FCLR reg -> FCLR (env reg)
665 FABS r1 r2 -> FABS (env r1) (env r2)
666 FNEG s r1 r2 -> FNEG s (env r1) (env r2)
667 FADD s r1 r2 r3 -> FADD s (env r1) (env r2) (env r3)
668 FDIV s r1 r2 r3 -> FDIV s (env r1) (env r2) (env r3)
669 FMUL s r1 r2 r3 -> FMUL s (env r1) (env r2) (env r3)
670 FSUB s r1 r2 r3 -> FSUB s (env r1) (env r2) (env r3)
671 CVTxy s1 s2 r1 r2 -> CVTxy s1 s2 (env r1) (env r2)
672 FCMP s co r1 r2 r3 -> FCMP s co (env r1) (env r2) (env r3)
673 FMOV r1 r2 -> FMOV (env r1) (env r2)
674 BI cond reg lbl -> BI cond (env reg) lbl
675 BF cond reg lbl -> BF cond (env reg) lbl
676 JMP reg addr hint -> JMP (env reg) (fixAddr addr) hint
677 JSR reg addr i -> JSR (env reg) (fixAddr addr) i
680 fixAddr (AddrReg r1) = AddrReg (env r1)
681 fixAddr (AddrRegImm r1 i) = AddrRegImm (env r1) i
682 fixAddr other = other
684 fixRI (RIReg r) = RIReg (env r)
687 #endif {- alpha_TARGET_ARCH -}
688 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
691 patchRegs instr env = case instr of
692 MOV sz src dst -> patch2 (MOV sz) src dst
693 MOVZxL sz src dst -> patch2 (MOVZxL sz) src dst
694 MOVSxL sz src dst -> patch2 (MOVSxL sz) src dst
695 LEA sz src dst -> patch2 (LEA sz) src dst
696 ADD sz src dst -> patch2 (ADD sz) src dst
697 SUB sz src dst -> patch2 (SUB sz) src dst
698 IMUL sz src dst -> patch2 (IMUL sz) src dst
699 IMUL64 sd1 sd2 -> IMUL64 (env sd1) (env sd2)
700 MUL sz src dst -> patch2 (MUL sz) src dst
701 IQUOT sz src dst -> patch2 (IQUOT sz) src dst
702 IREM sz src dst -> patch2 (IREM sz) src dst
703 QUOT sz src dst -> patch2 (QUOT sz) src dst
704 REM sz src dst -> patch2 (REM sz) src dst
705 AND sz src dst -> patch2 (AND sz) src dst
706 OR sz src dst -> patch2 (OR sz) src dst
707 XOR sz src dst -> patch2 (XOR sz) src dst
708 NOT sz op -> patch1 (NOT sz) op
709 NEGI sz op -> patch1 (NEGI sz) op
710 SHL sz imm dst -> patch1 (SHL sz imm) dst
711 SAR sz imm dst -> patch1 (SAR sz imm) dst
712 SHR sz imm dst -> patch1 (SHR sz imm) dst
713 BT sz imm src -> patch1 (BT sz imm) src
714 TEST sz src dst -> patch2 (TEST sz) src dst
715 CMP sz src dst -> patch2 (CMP sz) src dst
716 PUSH sz op -> patch1 (PUSH sz) op
717 POP sz op -> patch1 (POP sz) op
718 SETCC cond op -> patch1 (SETCC cond) op
719 JMP dsts op -> patch1 (JMP dsts) op
721 GMOV src dst -> GMOV (env src) (env dst)
722 GLD sz src dst -> GLD sz (lookupAddr src) (env dst)
723 GST sz src dst -> GST sz (env src) (lookupAddr dst)
725 GLDZ dst -> GLDZ (env dst)
726 GLD1 dst -> GLD1 (env dst)
728 GFTOI src dst -> GFTOI (env src) (env dst)
729 GDTOI src dst -> GDTOI (env src) (env dst)
731 GITOF src dst -> GITOF (env src) (env dst)
732 GITOD src dst -> GITOD (env src) (env dst)
734 GADD sz s1 s2 dst -> GADD sz (env s1) (env s2) (env dst)
735 GSUB sz s1 s2 dst -> GSUB sz (env s1) (env s2) (env dst)
736 GMUL sz s1 s2 dst -> GMUL sz (env s1) (env s2) (env dst)
737 GDIV sz s1 s2 dst -> GDIV sz (env s1) (env s2) (env dst)
739 GCMP sz src1 src2 -> GCMP sz (env src1) (env src2)
740 GABS sz src dst -> GABS sz (env src) (env dst)
741 GNEG sz src dst -> GNEG sz (env src) (env dst)
742 GSQRT sz src dst -> GSQRT sz (env src) (env dst)
743 GSIN sz src dst -> GSIN sz (env src) (env dst)
744 GCOS sz src dst -> GCOS sz (env src) (env dst)
745 GTAN sz src dst -> GTAN sz (env src) (env dst)
747 CALL (Left imm) -> instr
748 CALL (Right reg) -> CALL (Right (env reg))
758 _ -> pprPanic "patchRegs(x86)" empty
761 patch1 insn op = insn (patchOp op)
762 patch2 insn src dst = insn (patchOp src) (patchOp dst)
764 patchOp (OpReg reg) = OpReg (env reg)
765 patchOp (OpImm imm) = OpImm imm
766 patchOp (OpAddr ea) = OpAddr (lookupAddr ea)
768 lookupAddr (ImmAddr imm off) = ImmAddr imm off
769 lookupAddr (AddrBaseIndex base index disp)
770 = AddrBaseIndex (lookupBase base) (lookupIndex index) disp
772 lookupBase Nothing = Nothing
773 lookupBase (Just r) = Just (env r)
775 lookupIndex Nothing = Nothing
776 lookupIndex (Just (r,i)) = Just (env r, i)
778 #endif {- i386_TARGET_ARCH -}
779 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
780 #if sparc_TARGET_ARCH
782 patchRegs instr env = case instr of
783 LD sz addr reg -> LD sz (fixAddr addr) (env reg)
784 ST sz reg addr -> ST sz (env reg) (fixAddr addr)
785 ADD x cc r1 ar r2 -> ADD x cc (env r1) (fixRI ar) (env r2)
786 SUB x cc r1 ar r2 -> SUB x cc (env r1) (fixRI ar) (env r2)
787 UMUL cc r1 ar r2 -> UMUL cc (env r1) (fixRI ar) (env r2)
788 SMUL cc r1 ar r2 -> SMUL cc (env r1) (fixRI ar) (env r2)
789 RDY rd -> RDY (env rd)
790 AND b r1 ar r2 -> AND b (env r1) (fixRI ar) (env r2)
791 ANDN b r1 ar r2 -> ANDN b (env r1) (fixRI ar) (env r2)
792 OR b r1 ar r2 -> OR b (env r1) (fixRI ar) (env r2)
793 ORN b r1 ar r2 -> ORN b (env r1) (fixRI ar) (env r2)
794 XOR b r1 ar r2 -> XOR b (env r1) (fixRI ar) (env r2)
795 XNOR b r1 ar r2 -> XNOR b (env r1) (fixRI ar) (env r2)
796 SLL r1 ar r2 -> SLL (env r1) (fixRI ar) (env r2)
797 SRL r1 ar r2 -> SRL (env r1) (fixRI ar) (env r2)
798 SRA r1 ar r2 -> SRA (env r1) (fixRI ar) (env r2)
799 SETHI imm reg -> SETHI imm (env reg)
800 FABS s r1 r2 -> FABS s (env r1) (env r2)
801 FADD s r1 r2 r3 -> FADD s (env r1) (env r2) (env r3)
802 FCMP e s r1 r2 -> FCMP e s (env r1) (env r2)
803 FDIV s r1 r2 r3 -> FDIV s (env r1) (env r2) (env r3)
804 FMOV s r1 r2 -> FMOV s (env r1) (env r2)
805 FMUL s r1 r2 r3 -> FMUL s (env r1) (env r2) (env r3)
806 FNEG s r1 r2 -> FNEG s (env r1) (env r2)
807 FSQRT s r1 r2 -> FSQRT s (env r1) (env r2)
808 FSUB s r1 r2 r3 -> FSUB s (env r1) (env r2) (env r3)
809 FxTOy s1 s2 r1 r2 -> FxTOy s1 s2 (env r1) (env r2)
810 JMP dsts addr -> JMP dsts (fixAddr addr)
811 CALL (Left i) n t -> CALL (Left i) n t
812 CALL (Right r) n t -> CALL (Right (env r)) n t
815 fixAddr (AddrRegReg r1 r2) = AddrRegReg (env r1) (env r2)
816 fixAddr (AddrRegImm r1 i) = AddrRegImm (env r1) i
818 fixRI (RIReg r) = RIReg (env r)
821 #endif {- sparc_TARGET_ARCH -}
822 -- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
823 #if powerpc_TARGET_ARCH
825 patchRegs instr env = case instr of
826 LD sz reg addr -> LD sz (env reg) (fixAddr addr)
827 ST sz reg addr -> ST sz (env reg) (fixAddr addr)
828 STU sz reg addr -> STU sz (env reg) (fixAddr addr)
829 LIS reg imm -> LIS (env reg) imm
830 LI reg imm -> LI (env reg) imm
831 MR reg1 reg2 -> MR (env reg1) (env reg2)
832 CMP sz reg ri -> CMP sz (env reg) (fixRI ri)
833 CMPL sz reg ri -> CMPL sz (env reg) (fixRI ri)
834 BCC cond lbl -> BCC cond lbl
835 MTCTR reg -> MTCTR (env reg)
837 BL imm argRegs -> BL imm argRegs -- argument regs
838 BCTRL argRegs -> BCTRL argRegs -- cannot be remapped
839 ADD reg1 reg2 ri -> ADD (env reg1) (env reg2) (fixRI ri)
840 SUBF reg1 reg2 ri -> SUBF (env reg1) (env reg2) (fixRI ri)
841 MULLW reg1 reg2 ri -> MULLW (env reg1) (env reg2) (fixRI ri)
842 DIVW reg1 reg2 reg3-> DIVW (env reg1) (env reg2) (env reg3)
843 DIVWU reg1 reg2 reg3-> DIVWU (env reg1) (env reg2) (env reg3)
844 AND reg1 reg2 ri -> AND (env reg1) (env reg2) (fixRI ri)
845 OR reg1 reg2 ri -> OR (env reg1) (env reg2) (fixRI ri)
846 XOR reg1 reg2 ri -> XOR (env reg1) (env reg2) (fixRI ri)
847 XORIS reg1 reg2 imm -> XORIS (env reg1) (env reg2) imm
848 NEG reg1 reg2 -> NEG (env reg1) (env reg2)
849 NOT reg1 reg2 -> NOT (env reg1) (env reg2)
850 SLW reg1 reg2 ri -> SLW (env reg1) (env reg2) (fixRI ri)
851 SRW reg1 reg2 ri -> SRW (env reg1) (env reg2) (fixRI ri)
852 SRAW reg1 reg2 ri -> SRAW (env reg1) (env reg2) (fixRI ri)
853 FADD sz r1 r2 r3 -> FADD sz (env r1) (env r2) (env r3)
854 FSUB sz r1 r2 r3 -> FSUB sz (env r1) (env r2) (env r3)
855 FMUL sz r1 r2 r3 -> FMUL sz (env r1) (env r2) (env r3)
856 FDIV sz r1 r2 r3 -> FDIV sz (env r1) (env r2) (env r3)
857 FNEG r1 r2 -> FNEG (env r1) (env r2)
858 FCMP r1 r2 -> FCMP (env r1) (env r2)
859 FCTIWZ r1 r2 -> FCTIWZ (env r1) (env r2)
862 fixAddr (AddrRegReg r1 r2) = AddrRegReg (env r1) (env r2)
863 fixAddr (AddrRegImm r1 i) = AddrRegImm (env r1) i
865 fixRI (RIReg r) = RIReg (env r)
867 #endif {- powerpc_TARGET_ARCH -}
870 %************************************************************************
872 \subsection{@spillReg@ and @loadReg@ functions}
874 %************************************************************************
876 Spill to memory, and load it back...
878 JRS, 000122: on x86, don't spill directly above the stack pointer,
879 since some insn sequences (int <-> conversions) use this as a temp
880 location. Leave 8 words (ie, 64 bytes for a 64-bit arch) of slop.
884 spillSlotSize = IF_ARCH_alpha( 8, IF_ARCH_sparc( 8, IF_ARCH_i386( 12, IF_ARCH_powerpc( 8, ))))
887 maxSpillSlots = ((rESERVED_C_STACK_BYTES - 64) `div` spillSlotSize) - 1
889 -- convert a spill slot number to a *byte* offset, with no sign:
890 -- decide on a per arch basis whether you are spilling above or below
891 -- the C stack pointer.
892 spillSlotToOffset :: Int -> Int
893 spillSlotToOffset slot
894 | slot >= 0 && slot < maxSpillSlots
895 = 64 + spillSlotSize * slot
897 = pprPanic "spillSlotToOffset:"
898 (text "invalid spill location: " <> int slot)
900 vregToSpillSlot :: FiniteMap VRegUnique Int -> VRegUnique -> Int
901 vregToSpillSlot vreg_to_slot_map u
902 = case lookupFM vreg_to_slot_map u of
904 Nothing -> pprPanic "vregToSpillSlot: unmapped vreg" (pprVRegUnique u)
907 spillReg, loadReg :: FiniteMap VRegUnique Int -> Int -> Reg -> Reg -> Instr
909 spillReg vreg_to_slot_map delta dyn vreg
911 = let slot_no = vregToSpillSlot vreg_to_slot_map (getVRegUnique vreg)
912 off = spillSlotToOffset slot_no
914 {-Alpha: spill below the stack pointer (?)-}
915 IF_ARCH_alpha( ST sz dyn (spRel (- (off `div` 8)))
917 {-I386: spill above stack pointer leaving 3 words/spill-}
918 ,IF_ARCH_i386 ( let off_w = (off-delta) `div` 4
919 in case regClass vreg of
920 RcInteger -> MOV L (OpReg dyn) (OpAddr (spRel off_w))
921 _ -> GST F80 dyn (spRel off_w) -- RcFloat/RcDouble
923 {-SPARC: spill below frame pointer leaving 2 words/spill-}
925 let off_w = 1 + (off `div` 4)
926 sz = case regClass vreg of
930 in ST sz dyn (fpRel (- off_w))
932 let sz = case regClass vreg of
936 in ST sz dyn (AddrRegImm sp (ImmInt (off-delta)))
940 loadReg vreg_to_slot_map delta vreg dyn
942 = let slot_no = vregToSpillSlot vreg_to_slot_map (getVRegUnique vreg)
943 off = spillSlotToOffset slot_no
945 IF_ARCH_alpha( LD sz dyn (spRel (- (off `div` 8)))
947 ,IF_ARCH_i386 ( let off_w = (off-delta) `div` 4
948 in case regClass vreg of
949 RcInteger -> MOV L (OpAddr (spRel off_w)) (OpReg dyn)
950 _ -> GLD F80 (spRel off_w) dyn -- RcFloat/RcDouble
953 let off_w = 1 + (off `div` 4)
954 sz = case regClass vreg of
958 in LD sz (fpRel (- off_w)) dyn
960 let sz = case regClass vreg of
964 in LD sz dyn (AddrRegImm sp (ImmInt (off-delta)))