HredFive|8.10k # External Libraries: LorangeTSMC090nm|orangeTSMC090nm # Cell nand3;1{sch} Cnand3;1{sch}||schematic|1021415734000|1158010267102||ATTR_Delay(D5G1;HNPX-29;Y-7;)I100|ATTR_X(D5FLeave alone;G1;HNOLPX-29;Y-6;)S1|ATTR_drive0(D5G1;HNPTX-29;Y-8;)Sstrong0|ATTR_drive1(D5G1;HNPTX-29;Y-9;)Sstrong1|ATTR_verilog_template(D5G1;NTX20.5;Y-17.5;)Snand ($(drive0), $(drive1)) #($(Delay)) $(node_name) ($(out), $(ina), $(inb), $(inc));|prototype_center()I[0,0] IorangeTSMC090nm:PMOSx;1{ic}|PMOS@0||-14|4|||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5FLeave alone;G1.5;NOLPX3.5;Y0.5;)S@X IorangeTSMC090nm:PMOSx;1{ic}|PMOS@1||4.5|4|YRR||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5FLeave alone;G1.5;NOLPX3.5;Y0.5;)S@X IorangeTSMC090nm:PMOSx;1{ic}|PMOS@2||-5|4|||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5FLeave alone;G1.5;NOLPX3.5;Y0.5;)S@X Ngeneric:Facet-Center|art@0||0|0||||AV NOff-Page|conn@0||-15|-12|||| NOff-Page|conn@1||14|-1|||RR| NOff-Page|conn@2||0|14.5|||R| NOff-Page|conn@3||-22|4|||| Inand3;1{ic}|nand3@0||27.5|19|||D0G4;|ATTR_Delay(D5G1;NPX4;Y-2.5;)I100|ATTR_X(D5FLeave alone;G1.5;NOLPX3;Y2.5;)S1|ATTR_drive0(P)Sstrong0|ATTR_drive1(P)Sstrong1 Inms3;1{ic}|nms3@0||0|-12|||D0G4;|ATTR_Delay(D5G1;NOJPX3;Y-2;)S@Delay|ATTR_X(D5FLeave alone;G1.5;NOLPX-2;Y0.5;)S@X NWire_Pin|pin@0||-5|7.5|||| NWire_Pin|pin@1||-14|7.5|||| NWire_Pin|pin@2||4.5|7.5|||| Ngeneric:Invisible-Pin|pin@3||30|-10|||||ART_message(D5G2;)S[X is drive strength,Each pull-up has the same strength,as the pull-down] Ngeneric:Invisible-Pin|pin@4||-0.5|19.5|||||ART_message(D5G2;)S[P to N width ratio is 2 to 3] NWire_Pin|pin@5||-9|4|||| NWire_Pin|pin@6||0|0|||| NWire_Pin|pin@7||-5|0|||| Ngeneric:Invisible-Pin|pin@8||-0.5|22|||||ART_message(D5G2;)S["three input, fixed-size NAND"] NWire_Pin|pin@9||-9|-12|||| NWire_Pin|pin@10||4.5|0|||| NWire_Pin|pin@11||9|4|||| NWire_Pin|pin@12||9|-1|||| Ngeneric:Invisible-Pin|pin@13||-0.5|27|||||ART_message(D5G6;)S[nand3] NWire_Pin|pin@14||-14|0|||| NWire_Pin|pin@15||-18|4|||| NWire_Pin|pin@16||-18|-4|||| NWire_Pin|pin@17||9|-8|||| NPower|pwr@0||-5|11.5|||| Awire|net@0|||2700|pin@17||9|-8|pin@12||9|-1 Awire|net@1|||0|nms3@0|g|-3|-12|pin@9||-9|-12 Awire|net@2|||2700|pin@0||-5|7.5|pwr@0||-5|11.5 Awire|net@3|||900|pin@0||-5|7.5|PMOS@2|s|-5|6 Awire|net@4|||1800|pin@1||-14|7.5|pin@0||-5|7.5 Awire|net@5|||1800|pin@0||-5|7.5|pin@2||4.5|7.5 Awire|net@6|||2700|PMOS@0|s|-14|6|pin@1||-14|7.5 Awire|net@7|||900|pin@2||4.5|7.5|PMOS@1|s|4.5|6 Awire|net@8|||0|PMOS@0|g|-17|4|pin@15||-18|4 Awire|net@9|||2700|pin@14||-14|0|PMOS@0|d|-14|2 Awire|net@10|||1800|PMOS@1|g|7.5|4|pin@11||9|4 Awire|net@11|||2700|pin@10||4.5|0|PMOS@1|d|4.5|2 Awire|net@12|||1800|pin@5||-9|4|PMOS@2|g|-8|4 Awire|net@13|||2700|pin@7||-5|0|PMOS@2|d|-5|2 Awire|net@14|||2700|pin@9||-9|-12|pin@5||-9|4 Awire|net@15|||2700|pin@6||0|0|conn@2|a|0|12.5 Awire|net@16|||0|pin@10||4.5|0|pin@6||0|0 Awire|net@17|||0|pin@6||0|0|pin@7||-5|0 Awire|net@18|||0|pin@9||-9|-12|conn@0|y|-13|-12 Awire|net@19|||2700|pin@12||9|-1|pin@11||9|4 Awire|net@20|||1800|pin@12||9|-1|conn@1|y|12|-1 Awire|net@21|||900|pin@6||0|0|nms3@0|d|0|-2 Awire|net@22|||0|pin@7||-5|0|pin@14||-14|0 Awire|net@23|||0|pin@15||-18|4|conn@3|y|-20|4 Awire|net@24|||2700|pin@16||-18|-4|pin@15||-18|4 Awire|net@25|||0|nms3@0|g3|-3|-4|pin@16||-18|-4 Awire|net@26|||0|pin@17||9|-8|nms3@0|g2|3|-8 Eina||D5G2;|conn@0|a|I Einb||D5G2;|conn@1|a|I Einc||D5G2;|conn@3|y|I Eout||D5G2;|conn@2|y|O X