migrate jelib->delib
[fleet.git] / chips / marina / electric / scanM.delib / scanFx3Lshape.sch
1 HscanM|8.10k
2
3 # External Libraries:
4
5 LorangeTSMC090nm|orangeTSMC090nm
6
7 # Cell scanFx3Lshape;1{sch}
8 CscanFx3Lshape;1{sch}||schematic|1194655242436|1243341551766|I
9 Ngeneric:Facet-Center|art@0||0|0||||AV
10 NOff-Page|conn@0||-38|-15|||YRRR|
11 NOff-Page|conn@4||-24|13|||R|
12 NOff-Page|conn@5||0|13|||R|
13 NOff-Page|conn@6||24|13|||R|
14 NWire_Con|conn@7||-38|-5||||
15 NOff-Page|conn@8||-38|11|||R|
16 Ngeneric:Invisible-Pin|pin@0||0.5|44.5|||||ART_message(D5G5;)SscanCellFx3
17 Ngeneric:Invisible-Pin|pin@1||1|40.5|||||ART_message(D5G3;)Sies 10 November 2007
18 Ngeneric:Invisible-Pin|pin@2||1|29.5|||||ART_message(D5G3;)S[this is a read/write scan cell,with internal data latch]
19 Ngeneric:Invisible-Pin|pin@3||2.5|24|||||ART_message(D5G3;)Ss[1:9] = sin,phi2,phi1,wr, rd, phi1_return, phi2_return, sin_return, mc
20 NBus_Pin|pin@30||-38|-10|-1|-1||
21 NBus_Pin|pin@31||-38|3|-1|-1||
22 NWire_Pin|pin@32||-34|0||||
23 NWire_Pin|pin@33||-34|-5||||
24 NWire_Pin|pin@34||37|0||||
25 NWire_Pin|pin@35||37|5||||
26 NBus_Pin|pin@37||-24|-8|-1|-1||
27 NBus_Pin|pin@38||24|-8|-1|-1||
28 NBus_Pin|pin@39||0|-13|-1|-1||
29 NBus_Pin|pin@40||0|-8|-1|-1||
30 Ngeneric:Invisible-Pin|pin@41||1|36.5|||||ART_message(D5G3;)Smultiple layouts 21 February 2009
31 IscanCellF;1{ic}|scanCell@5||0|0|||D5G4;
32 IscanCellF;1{ic}|scanCell@6||24|0|||D5G4;
33 IscanCellF;1{ic}|scanCell@8||-24|0|||D5G4;
34 IscanFx3Lshape;1{ic}|scanFx3L@0||48|12|||D5G4;
35 IorangeTSMC090nm:wire90;1{ic}|wire90@0||-11|0|||D0G4;|ATTR_L(D5G1;PUD)D297.6|ATTR_LEWIRE(P)I1|ATTR_layer(D5G1;NPY-1;)I1|ATTR_width(D5G1;NPY-2;)I3
36 IorangeTSMC090nm:wire90;1{ic}|wire90@1||13|0|||D0G4;|ATTR_L(D5G1;PUD)D297.6|ATTR_LEWIRE(P)I1|ATTR_layer(D5G1;NPY-1;)I1|ATTR_width(D5G1;NPY-2;)I3
37 Awire|net@30|||0|wire90@0|a|-13.5|0|scanCell@8|sout|-16|0
38 Awire|net@31|||1800|scanCell@5|sout|8|0|wire90@1|a|10.5|0
39 Awire|net@32|||1800|wire90@0|b|-8.5|0|scanCell@5|sin|-7|0
40 Awire|net@33|||0|scanCell@6|sin|17|0|wire90@1|b|15.5|0
41 Awire|net@34|||900|conn@4|a|-24|11|scanCell@8|dout[1]|-24|7
42 Awire|net@35|||2700|scanCell@6|dout[1]|24|7|conn@6|a|24|11
43 Awire|net@36|||2700|scanCell@5|dout[1]|0|7|conn@5|a|0|11
44 Awire|net@39|||0|scanCell@8|sin|-31|0|pin@32||-34|0
45 Awire|net@41|||1800|scanCell@6|sout|32|0|pin@34||37|0
46 Abus|net@44||-0.5|IJ900|scanCell@8|p2p,p1p,wr,rd,mc|-24|-4|pin@37||-24|-8
47 Abus|net@45||-0.5|IJ1800|pin@40||0|-8|pin@38||24|-8
48 Abus|net@46||-0.5|IJ2700|pin@38||24|-8|scanCell@6|p2p,p1p,wr,rd,mc|24|-4
49 Abus|net@48||-0.5|IJ1800|pin@37||-24|-8|pin@40||0|-8
50 Abus|net@49||-0.5|IJ900|scanCell@5|p2p,p1p,wr,rd,mc|0|-4|pin@40||0|-8
51 Awire|sic[1]|D5G2;||900|pin@32||-34|0|pin@33||-34|-5
52 Abus|sic[2,3,4,5,9]|D5G2;|-0.5|IJ900|pin@40||0|-8|pin@39||0|-13
53 Abus|sic[2:9]|D5G2;|-0.5|IJ900|conn@7||-38|-5|pin@30||-38|-10
54 Awire|soc[1]|D5G2;||2700|pin@34||37|0|pin@35||37|5
55 Abus|soc[2:9]|D5G2;|-0.5|IJ2700|conn@7||-38|-5|pin@31||-38|3
56 Edout[1]||D6G2;|conn@4|y|O
57 Edout[2]||D6G2;|conn@5|y|O
58 Edout[3]||D6G2;|conn@6|y|O
59 Esic[1:9]||D4G2;|conn@0|a|B
60 Esoc[1:9]||D6G2;|conn@8|y|B
61 X