migrate jelib->delib
[fleet.git] / chips / omegaCounter / 40nm / electric / purpleFive.delib / mullerC_sy.sch
1 HpurpleFive|8.10k
2
3 # External Libraries:
4
5 LredFive|redFive
6
7 # Cell mullerC_sy;1{sch}
8 CmullerC_sy;1{sch}||schematic|1021415734000|1159375644961||ATTR_Delay(D5G1;HNPX-16.5;Y-11;)I100|ATTR_LEGATE(D5G1;HNPTX-16.5;Y-14;)I1|ATTR_LEPARALLGRP(D5G1;HNPTX-16.5;Y-9;)I-1|ATTR_X(D5G1;HNOJPX-16.5;Y-8;)SLE.getdrive()|ATTR_drive0(D5G1;HNPTX-16.5;Y-12;)Sstrong0|ATTR_drive1(D5G1;HNPTX-16.5;Y-13;)Sstrong1|ATTR_su(D5G1;HNPTX-16.5;Y-10;)I-1|prototype_center()I[0,0]
9 Ngeneric:Facet-Center|art@0||0|0||||AV
10 NOff-Page|conn@0||-14.5|-2.5||||
11 NOff-Page|conn@1||-14.5|2.5||||
12 NOff-Page|conn@2||10|0|||Y|
13 IredFive:mullerC_sy;1{ic}|mullerC_@0||0|0|||D0G4;|ATTR_Delay(D5G1;NOJPX2.5;Y-3;)S@Delay|ATTR_X(D5G1.5;NOJPX2.5;Y2.5;)S@X|ATTR_drive0(OJP)S@drive0|ATTR_drive1(OJP)S@drive1
14 ImullerC_sy;1{ic}|mullerC_@1||20.5|14|||D0G4;|ATTR_Delay(D5G1;NPX2.5;Y-2.5;)I100|ATTR_LEGATE(P)I1|ATTR_LEPARALLGRP(P)I-1|ATTR_X(D5G1.5;NOJPX2.5;Y2.5;)SLE.getdrive()|ATTR_drive0(P)Sstrong0|ATTR_drive1(P)Sstrong1|ATTR_su(P)I-1
15 NWire_Pin|pin@0||-7|2.5||||
16 NWire_Pin|pin@1||-7|1||||
17 NWire_Pin|pin@2||-7|-1||||
18 NWire_Pin|pin@3||-7|-2.5||||
19 Ngeneric:Invisible-Pin|pin@4||16.5|-11.5|||||ART_message(D5G2;)S[X is drive strength,Pull-up and pull-down have the same strength]
20 Ngeneric:Invisible-Pin|pin@5||-3.5|13|||||ART_message(D5G2;)S[P to N width ratio is 4 to 2]
21 Ngeneric:Invisible-Pin|pin@6||-3.5|15.5|||||ART_message(D5G2;)S[one-parameter symmetric muller C-element]
22 Ngeneric:Invisible-Pin|pin@7||-3.5|20.5|||||ART_message(D5G6;)S[mullerC_sy]
23 Awire|net@0|||0|mullerC_@0|ina|-2.5|-1|pin@2||-7|-1
24 Awire|net@1|||1800|mullerC_@0|out|2.5|0|conn@2|a|8|0
25 Awire|net@2|||1800|pin@1||-7|1|mullerC_@0|inb|-2.5|1
26 Awire|net@3|||0|pin@0||-7|2.5|conn@1|y|-12.5|2.5
27 Awire|net@4|||900|pin@0||-7|2.5|pin@1||-7|1
28 Awire|net@5|||900|pin@2||-7|-1|pin@3||-7|-2.5
29 Awire|net@6|||0|pin@3||-7|-2.5|conn@0|y|-12.5|-2.5
30 Eina||D5G2;|conn@0|a|I|ATTR_le(D5G1;NY-1.5;)I2
31 Einb||D5G2;|conn@1|a|I|ATTR_le(D5G1;NY1.5;)I2
32 Eout||D5G2;|conn@2|y|O|ATTR_le(D5G1;NX-0.5;Y-2;)I2
33 X