migrate jelib->delib
[fleet.git] / chips / marina / electric / latchesK.delib / latch1in60Cm2dn.lay
diff --git a/chips/marina/electric/latchesK.delib/latch1in60Cm2dn.lay b/chips/marina/electric/latchesK.delib/latch1in60Cm2dn.lay
new file mode 100644 (file)
index 0000000..50cc5c6
--- /dev/null
@@ -0,0 +1,42 @@
+HlatchesK|8.10k
+
+# External Libraries:
+
+LlatchPartsK|latchPartsK
+
+LwiresL|wiresL
+
+# Cell latch1in60Cm2dn;2{lay}
+Clatch1in60Cm2dn;2{lay}|latch1in60C|cmos90|1194627475361|1241212843263||ATTR_NCC(D5G3;NTY70;)S["exportsConnectedByParent vdd /vdd_[0-9]+/"]|DRC_last_good_drc_bit()I10|DRC_last_good_drc_date()G1241982414663|FACET_characteristic_spacing()D[144.0,144.0]
+Ngeneric:Facet-Center|art@0||0|0||||AV
+Ngeneric:Essential-Bounds|art@1||-72|-72|||RR|A
+Ngeneric:Essential-Bounds|art@2||72|72||||A
+NX-Metal-1-Metal-2-Con|contact@3||64|-10||||
+NX-Metal-1-Metal-2-Con|contact@4||-58.5|10||||
+NX-Metal-1-Metal-2-Con|contact@5||-6|28||||
+NX-Metal-1-Metal-2-Con|contact@6||-37.2|28||||
+Iraw1inLatchF;1{lay}|hi1inLat@0||-45|0|||D5G4;
+IlatchPartsK:latchAmp60Cm1;1{lay}|latchAmp@0||40|0|Y||D5G4;
+NMetal-2-Pin|pin@0||55|-10||||
+NMetal-2-Pin|pin@1||-52.5|10||||
+IwiresL:select22;1{lay}|select22@0||-22.5|0|||D5G4;
+Ametal-2|net@33||6.2|S0|latchAmp@0|gnd|-13.5|0|hi1inLat@0|gnd_1|-45.2|0
+Ametal-2|net@46|||S1800|pin@0||55|-10|contact@3||64|-10
+Ametal-1|net@47|||S2700|latchAmp@0|out[1]|64|-13|contact@3||64|-10
+Ametal-2|net@48|||S0|pin@1||-52.5|10|contact@4||-58.5|10
+Ametal-1|net@49|||S2700|hi1inLat@0|in[1]|-58.5|-7|contact@4||-58.5|10
+Ametal-1|net@54|||S2700|latchAmp@0|in|-6|24|contact@5||-6|28
+Ametal-2|net@55|||S1800|contact@6||-37.2|28|contact@5||-6|28
+Ametal-1|net@57|||S2700|hi1inLat@0|out[F]|-37.2|-12.5|contact@6||-37.2|28
+Ametal-2|net@58||6.2|S1800|hi1inLat@0|vdd_4|-45.2|-50|latchAmp@0|vdd_1|-13.5|-50
+Ametal-2|net@59||6.2|S0|latchAmp@0|vdd|-13.5|50|hi1inLat@0|vdd_3|-45.2|50
+Egnd||D5G2;|hi1inLat@0|gnd|G
+Egnd_1||D5G2;|latchAmp@0|gnd_1|G
+Ehcl||D5G2;|hi1inLat@0|hcl|I
+EinS[1]||D5G2;|pin@1||I
+EoutS[1]||D5G2;|pin@0||O
+Evdd||D5G2;|hi1inLat@0|vdd|P
+Evdd_2||D5G2;|hi1inLat@0|vdd_2|P
+Evdd_3||D5G2;|latchAmp@0|vdd_2|P
+Evdd_4||D5G2;|latchAmp@0|vdd_3|P
+X