migrate jelib->delib
[fleet.git] / chips / marina / electric / latchesK.delib / latch2in60Cm2dn.lay
diff --git a/chips/marina/electric/latchesK.delib/latch2in60Cm2dn.lay b/chips/marina/electric/latchesK.delib/latch2in60Cm2dn.lay
new file mode 100644 (file)
index 0000000..42bc84a
--- /dev/null
@@ -0,0 +1,45 @@
+HlatchesK|8.10k
+
+# External Libraries:
+
+LlatchPartsK|latchPartsK
+
+# Cell latch2in60Cm2dn;2{lay}
+Clatch2in60Cm2dn;2{lay}|latch2in60C|cmos90|1194627475361|1241981698008||ATTR_NCC(D5G3;NTY70;)S["exportsConnectedByParent vdd /vdd_[0-9]+/"]|DRC_last_good_drc_bit()I10|DRC_last_good_drc_date()G1241982205540
+Ngeneric:Facet-Center|art@0||0|0||||AV
+NX-Metal-1-Metal-2-Con|contact@1||-37|-28||||
+NX-Metal-1-Metal-2-Con|contact@2||-6|-28||||
+NX-Metal-1-Metal-2-Con|contact@3||64|-40||||
+NX-Metal-1-Metal-2-Con|contact@4||-31.5|28||||
+NX-Metal-1-Metal-2-Con|contact@5||-58.5|22||||
+Iraw2inLatchF;1{lay}|hi2inLat@1||-45|0|||D5G4;
+IlatchPartsK:latchAmp60Cm1;1{lay}|latchAmp@1||40|0|||D5G4;
+NMetal-2-Pin|pin@0||58|-40||||
+NMetal-2-Pin|pin@1||-52.5|22||||
+NMetal-2-Pin|pin@2||-37.5|28||||
+NMetal-1-Pin|pin@3||-58.5|25||||
+Ametal-2|net@14||6.2|S0|latchAmp@1|vdd_1|-13.5|50|hi2inLat@1|vdd_3|-18|50
+Ametal-2|net@18|||S1800|contact@1||-37|-28|contact@2||-6|-28
+Ametal-1|net@23|||S900|latchAmp@1|in|-6|-24|contact@2||-6|-28
+Ametal-1|net@33|||S2700|contact@1||-37|-28|hi2inLat@1|out[F]|-37|-12.5
+Ametal-2|net@40||6.2|S1800|hi2inLat@1|gnd_1|-18|0|latchAmp@1|gnd|-13.5|0
+Ametal-2|net@41||6.2|S0|latchAmp@1|vdd|-13.5|-50|hi2inLat@1|vdd_4|-18|-50
+Ametal-2|net@42|||S1800|pin@0||58|-40|contact@3||64|-40
+Ametal-1|net@43|||S900|latchAmp@1|out[1]|64|13|contact@3||64|-40
+Ametal-2|net@44|||S1800|pin@2||-37.5|28|contact@4||-31.5|28
+Ametal-1|net@45|||S2700|hi2inLat@1|inB[1]|-31.5|-7|contact@4||-31.5|28
+Ametal-2|net@46|||S0|pin@1||-52.5|22|contact@5||-58.5|22
+Ametal-1|net@47|||S2700|hi2inLat@1|inA[1]|-58.5|-7|contact@5||-58.5|22
+Ametal-1|net@48||0.4|S2700|contact@5||-58.5|22|pin@3||-58.5|25
+Egnd||D5G2;|hi2inLat@1|gnd|G
+Egnd_1||D5G2;|latchAmp@1|gnd_1|G
+Ehcl[A]||D5G2;|hi2inLat@1|hcl[A]|I
+Ehcl[B]||D5G2;|hi2inLat@1|hcl[B]|I
+EinA[1]||D5G2;|pin@1||I
+EinB[1]||D5G2;|pin@2||I
+EoutS[1]||D5G2;|pin@0||O
+Evdd||D5G2;|hi2inLat@1|vdd|P
+Evdd_2||D5G2;|hi2inLat@1|vdd_2|P
+Evdd_3||D5G2;|latchAmp@1|vdd_2|P
+Evdd_4||D5G2;|latchAmp@1|vdd_3|P
+X