migrate jelib->delib
[fleet.git] / chips / omegaCounter / 40nm / electric / purpleFive.delib / inv2iKn.sch
diff --git a/chips/omegaCounter/40nm/electric/purpleFive.delib/inv2iKn.sch b/chips/omegaCounter/40nm/electric/purpleFive.delib/inv2iKn.sch
new file mode 100644 (file)
index 0000000..7d98e23
--- /dev/null
@@ -0,0 +1,38 @@
+HpurpleFive|8.10k
+
+# External Libraries:
+
+LredFive|redFive
+
+# Cell inv2iKn;1{sch}
+Cinv2iKn;1{sch}||schematic|1021415734000|1248729232899||ATTR_Delay(D5G1;HNPX-13.5;Y-8;)I100|ATTR_LEGATE(D5G1;HNPTX-13.5;Y-13;)I1|ATTR_LEPARALLGRP(D5G1;HNPTX-13.5;Y-9;)I-1|ATTR_X(D5G1;HNOJPX-13.5;Y-7;)SLE.getdrive()|ATTR_drive0(D5G1;HNPTX-13.5;Y-11;)Sstrong0|ATTR_drive1(D5G1;HNPTX-13.5;Y-12;)Sstrong1|ATTR_su(D5G1;HNPTX-13.5;Y-10;)I-1|prototype_center()I[0,0]
+IredFive:PMOS;1{ic}|PMOS@0||4.5|-5.5|||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5G1.5;NOJPX3.5;Y0.5;)S@X/10.
+Ngeneric:Facet-Center|art@0||0|0||||AV
+NOff-Page|conn@0||15|0||||
+NOff-Page|conn@1||-10.5|1|||Y|
+NOff-Page|conn@2||-10.5|-1|||Y|
+IredFive:inv2i;1{ic}|inv2i@0||0|0|||D0G4;|ATTR_Delay(D5G1;NOJPX2;Y-2;)S@Delay|ATTR_X(D5G1.5;NOJPX1.5;Y2;)S@X|ATTR_drive0(OJP)S@drive0|ATTR_drive1(OJP)S@drive1
+Iinv2iKn;1{ic}|inv2iKn@0||28|12|||D0G4;|ATTR_Delay(D5G1;NPX2;Y-2;)I100|ATTR_LEGATE(P)I1|ATTR_LEPARALLGRP(P)I-1|ATTR_X(D5G1.5;NOJPX1.5;Y2;)SLE.getdrive()|ATTR_drive0(P)Sstrong0|ATTR_drive1(P)Sstrong1|ATTR_su(P)I-1
+Ngeneric:Invisible-Pin|pin@0||27|-1|||||VERILOG_code(D6G1;)S[initial begin,    force out = 1;, #30000 release out;,end]
+NWire_Pin|pin@1||-4.5|-1||||
+NWire_Pin|pin@2||-4.5|-5.5||||
+NWire_Pin|pin@3||4.5|0||||
+Ngeneric:Invisible-Pin|pin@4||21.5|-14.5|||||ART_message(D5G2;)S[X is drive strength,P and N drive strengths are equal]
+Ngeneric:Invisible-Pin|pin@5||0|13|||||ART_message(D5G2;)S[P to N width ratio is 2 to 1]
+Ngeneric:Invisible-Pin|pin@6||0|20|||||ART_message(D5G6;)S[inv2iKn]
+Ngeneric:Invisible-Pin|pin@7||0|15|||||ART_message(D5G2;)S[two-input inverter with n-side keeper]
+Ngeneric:Invisible-Pin|pin@8||26.5|3|||||SIM_spice_card(D6G1;)S[.ic v(out) 'vhi']
+NPower|pwr@0||4.5|-10.5||||
+Awire|net@0|||1800|pin@1||-4.5|-1|inv2i@0|in[n]|-2.5|-1
+Awire|net@1|||1800|conn@1|y|-8.5|1|inv2i@0|in[p]|-2.5|1
+Awire|net@2|||1800|inv2i@0|out|2.5|0|pin@3||4.5|0
+Awire|net@3|||900|pin@3||4.5|0|PMOS@0|s|4.5|-3.5
+Awire|net@4|||1800|pin@2||-4.5|-5.5|PMOS@0|g|1.5|-5.5
+Awire|net@5|||900|PMOS@0|d|4.5|-7.5|pwr@0||4.5|-10.5
+Awire|net@6|||0|conn@0|a|13|0|pin@3||4.5|0
+Awire|net@7|||900|pin@1||-4.5|-1|pin@2||-4.5|-5.5
+Awire|net@8|||1800|conn@2|y|-8.5|-1|pin@1||-4.5|-1
+Ein[n]||D5G2;|conn@2|a|I|ATTR_le(D5G1;NY2;)F0.33
+Ein[p]||D5G2;|conn@1|a|I|ATTR_le(D5G1;NY-2;)F0.67
+Eout||D5G2;|conn@0|y|O|ATTR_le(D5G1;NY2;)I1
+X