migrate jelib->delib
[fleet.git] / chips / omegaCounter / 40nm / electric / redFive.delib / nand2en.sch
diff --git a/chips/omegaCounter/40nm/electric/redFive.delib/nand2en.sch b/chips/omegaCounter/40nm/electric/redFive.delib/nand2en.sch
new file mode 100644 (file)
index 0000000..e54e096
--- /dev/null
@@ -0,0 +1,50 @@
+HredFive|8.10k
+
+# Cell nand2en;1{sch}
+Cnand2en;1{sch}||schematic|1021415734000|1248729055117||ATTR_Delay(D5G1;HNPX-16;Y-5.5;)I100|ATTR_X(D5FLeave alone;G1;HNOLPX-16;Y-4.5;)S1|ATTR_drive0(D5G1;HNPTX-16;Y-6.5;)Sstrong0|ATTR_drive1(D5G1;HNPTX-16;Y-7.5;)Sstrong1|ATTR_verilog_template(D5G1;NTX25.5;Y-14;)Snand ($(drive0), $(drive1)) #($(Delay)) $(node_name) ($(out), $(ina), $(inb));|prototype_center()I[0,0]
+IPMOS;1{ic}|PMOS@2||-5|4|||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5G1.5;NOLPX3.5;Y0.5;)Smax(@X/10., 5.2/6.)
+IPMOS;1{ic}|PMOS@3||4.5|4|YRR||D0G4;|ATTR_Delay(D5G1;NOJPX3.5;Y-2;)S@Delay|ATTR_X(D5G1.5;NOLPX3.5;Y0.5;)S@X
+Ngeneric:Facet-Center|art@0||0|0||||AV
+NOff-Page|conn@0||-14|-1||||
+NOff-Page|conn@1||14|-5|||RR|
+NOff-Page|conn@2||14|0||||
+Inand2en;1{ic}|nand2en@0||25|12.5|||D0G4;|ATTR_Delay(D5G1;NPX2.5;Y-3;)I100|ATTR_X(D5FLeave alone;G1.5;NOLPX2.5;Y2.5;)S1|ATTR_drive0(P)Sstrong0|ATTR_drive1(P)Sstrong1
+Inms2b;1{ic}|nms2@0||0|-9|||D0G4;|ATTR_Delay(D5G1;NOJPX3;Y-0.5;)S@Delay|ATTR_X(D5FLeave alone;G1.5;NOLPX-2.25;Y1.5;)S@X
+NWire_Pin|pin@0||4.5|0||||
+NWire_Pin|pin@1||-9|-9||||
+NWire_Pin|pin@2||0|0||||
+Ngeneric:Invisible-Pin|pin@3||31.5|-8|||||ART_message(D5G2;)S[X is drive strength,One pull-up has the same strength,as the pull-down]
+Ngeneric:Invisible-Pin|pin@4||-0.5|17.5|||||ART_message(D5G2;)S[P to N width ratio is 2 to 2 (2/10 for enable input)]
+NWire_Pin|pin@5||-9|4||||
+NWire_Pin|pin@6||-5|0||||
+Ngeneric:Invisible-Pin|pin@7||-0.5|20|||||ART_message(D5G2;)S[one-parameter NAND where ina is DC signal (enable)]
+NWire_Pin|pin@8||-9|-1||||
+NWire_Pin|pin@9||9|4||||
+NWire_Pin|pin@10||9|-5||||
+Ngeneric:Invisible-Pin|pin@11||-0.5|25|||||ART_message(D5G6;)S[nand2en]
+NWire_Pin|pin@12||-5|7.5||||
+NWire_Pin|pin@13||4.5|7.5||||
+NPower|pwr@0||-5|10.5||||
+Awire|net@0|||900|pin@12||-5|7.5|PMOS@2|s|-5|6
+Awire|net@1|||1800|pin@5||-9|4|PMOS@2|g|-8|4
+Awire|net@2|||2700|pin@6||-5|0|PMOS@2|d|-5|2
+Awire|net@3|||900|pin@13||4.5|7.5|PMOS@3|s|4.5|6
+Awire|net@4|||0|pin@9||9|4|PMOS@3|g|7.5|4
+Awire|net@5|||2700|pin@0||4.5|0|PMOS@3|d|4.5|2
+Awire|net@6|||0|pin@10||9|-5|nms2@0|g2|3|-5
+Awire|net@7|||0|conn@2|a|12|0|pin@0||4.5|0
+Awire|net@8|||0|pin@0||4.5|0|pin@2||0|0
+Awire|net@9|||1800|pin@1||-9|-9|nms2@0|g|-3|-9
+Awire|net@10|||2700|pin@1||-9|-9|pin@8||-9|-1
+Awire|net@11|||900|pin@2||0|0|nms2@0|d|0|-3
+Awire|net@12|||1800|pin@6||-5|0|pin@2||0|0
+Awire|net@13|||2700|pin@8||-9|-1|pin@5||-9|4
+Awire|net@14|||0|pin@8||-9|-1|conn@0|y|-12|-1
+Awire|net@15|||2700|pin@10||9|-5|pin@9||9|4
+Awire|net@16|||1800|pin@10||9|-5|conn@1|y|12|-5
+Awire|net@17|||0|pin@13||4.5|7.5|pin@12||-5|7.5
+Awire|net@18|||2700|pin@12||-5|7.5|pwr@0||-5|10.5
+Eina||D5G2;|conn@0|a|I
+Einb||D5G2;|conn@1|a|I
+Eout||D5G2;|conn@2|y|O
+X