Bee2 branch landing: step 1
[fleet.git] / src / edu / berkeley / fleet / fpga / bee2 / async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst.edn
1 (edif test (edifVersion 2 0 0) (edifLevel 0) (keywordMap (keywordLevel 0))
2 (status (written (timeStamp 2006 2 18 19 6 6)
3    (author "Xilinx, Inc.")
4    (program "Xilinx CORE Generator" (version "Xilinx CORE Generator 7.1.04i; Cores Update # 3"))))
5    (comment "                                                                                
6       This file is owned and controlled by Xilinx and must be used              
7       solely for design, simulation, implementation and creation of             
8       design files limited to Xilinx devices or technologies. Use               
9       with non-Xilinx devices or technologies is expressly prohibited           
10       and immediately terminates your license.                                  
11                                                                                 
12       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION 'AS IS'             
13       SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR                   
14       XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION           
15       AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION               
16       OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS                 
17       IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,                   
18       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE          
19       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY                  
20       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE                   
21       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR            
22       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF           
23       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS           
24       FOR A PARTICULAR PURPOSE.                                                 
25                                                                                 
26       Xilinx products are not intended for use in life support                  
27       appliances, devices, or systems. Use in such applications are             
28       expressly prohibited.                                                     
29                                                                                 
30       (c) Copyright 1995-2005 Xilinx, Inc.                                      
31       All rights reserved.                                                      
32                                                                                 
33    ")
34    (comment "Core parameters: ")
35        (comment "c_reg_inputsb = 0 ")
36        (comment "c_reg_inputsa = 0 ")
37        (comment "c_has_ndb = 0 ")
38        (comment "c_has_nda = 0 ")
39        (comment "c_ytop_addr = 1024 ")
40        (comment "c_has_rfdb = 0 ")
41        (comment "c_has_rfda = 0 ")
42        (comment "c_ywea_is_high = 1 ")
43        (comment "c_yena_is_high = 1 ")
44        (comment "InstanceName = async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst ")
45        (comment "c_yhierarchy = hierarchy1 ")
46        (comment "c_yclka_is_rising = 1 ")
47        (comment "c_family = virtex2p ")
48        (comment "c_ysinita_is_high = 1 ")
49        (comment "c_ybottom_addr = 0 ")
50        (comment "c_width_b = 8 ")
51        (comment "c_width_a = 8 ")
52        (comment "c_sinita_value = 0000 ")
53        (comment "c_sinitb_value = 00 ")
54        (comment "c_limit_data_pitch = 18 ")
55        (comment "c_write_modeb = 0 ")
56        (comment "c_write_modea = 0 ")
57        (comment "c_has_rdyb = 0 ")
58        (comment "c_yuse_single_primitive = 0 ")
59        (comment "c_has_rdya = 0 ")
60        (comment "c_addra_width = 7 ")
61        (comment "c_addrb_width = 7 ")
62        (comment "c_has_limit_data_pitch = 0 ")
63        (comment "c_default_data = 0000 ")
64        (comment "c_pipe_stages_b = 0 ")
65        (comment "c_yweb_is_high = 1 ")
66        (comment "c_yenb_is_high = 1 ")
67        (comment "c_pipe_stages_a = 0 ")
68        (comment "c_yclkb_is_rising = 1 ")
69        (comment "c_yydisable_warnings = 1 ")
70        (comment "c_enable_rlocs = 0 ")
71        (comment "c_ysinitb_is_high = 1 ")
72        (comment "c_has_web = 0 ")
73        (comment "c_has_default_data = 1 ")
74        (comment "c_has_wea = 1 ")
75        (comment "c_has_sinitb = 1 ")
76        (comment "c_has_sinita = 1 ")
77        (comment "c_has_dinb = 0 ")
78        (comment "c_has_dina = 1 ")
79        (comment "c_ymake_bmm = 0 ")
80        (comment "c_has_enb = 1 ")
81        (comment "c_has_ena = 0 ")
82        (comment "c_mem_init_file = mif_file_16_1 ")
83        (comment "c_depth_b = 128 ")
84        (comment "c_depth_a = 128 ")
85        (comment "c_has_doutb = 1 ")
86        (comment "c_has_douta = 0 ")
87        (comment "c_yprimitive_type = 4kx4 ")
88    (external xilinxun (edifLevel 0)
89       (technology (numberDefinition))
90        (cell VCC (cellType GENERIC)
91            (view view_1 (viewType NETLIST)
92                (interface
93                    (port P (direction OUTPUT))
94                )
95            )
96        )
97        (cell GND (cellType GENERIC)
98            (view view_1 (viewType NETLIST)
99                (interface
100                    (port G (direction OUTPUT))
101                )
102            )
103        )
104        (cell RAMB16_S9_S9 (cellType GENERIC)
105            (view view_1 (viewType NETLIST)
106                (interface
107                    (port WEA (direction INPUT))
108                    (port ENA (direction INPUT))
109                    (port SSRA (direction INPUT))
110                    (port CLKA (direction INPUT))
111                    (port (rename DIA_0_ "DIA<0>") (direction INPUT))
112                    (port (rename DIA_1_ "DIA<1>") (direction INPUT))
113                    (port (rename DIA_2_ "DIA<2>") (direction INPUT))
114                    (port (rename DIA_3_ "DIA<3>") (direction INPUT))
115                    (port (rename DIA_4_ "DIA<4>") (direction INPUT))
116                    (port (rename DIA_5_ "DIA<5>") (direction INPUT))
117                    (port (rename DIA_6_ "DIA<6>") (direction INPUT))
118                    (port (rename DIA_7_ "DIA<7>") (direction INPUT))
119                    (port (rename DOA_0_ "DOA<0>") (direction OUTPUT))
120                    (port (rename DOA_1_ "DOA<1>") (direction OUTPUT))
121                    (port (rename DOA_2_ "DOA<2>") (direction OUTPUT))
122                    (port (rename DOA_3_ "DOA<3>") (direction OUTPUT))
123                    (port (rename DOA_4_ "DOA<4>") (direction OUTPUT))
124                    (port (rename DOA_5_ "DOA<5>") (direction OUTPUT))
125                    (port (rename DOA_6_ "DOA<6>") (direction OUTPUT))
126                    (port (rename DOA_7_ "DOA<7>") (direction OUTPUT))
127                    (port (rename ADDRA_0_ "ADDRA<0>") (direction INPUT))
128                    (port (rename ADDRA_1_ "ADDRA<1>") (direction INPUT))
129                    (port (rename ADDRA_2_ "ADDRA<2>") (direction INPUT))
130                    (port (rename ADDRA_3_ "ADDRA<3>") (direction INPUT))
131                    (port (rename ADDRA_4_ "ADDRA<4>") (direction INPUT))
132                    (port (rename ADDRA_5_ "ADDRA<5>") (direction INPUT))
133                    (port (rename ADDRA_6_ "ADDRA<6>") (direction INPUT))
134                    (port (rename ADDRA_7_ "ADDRA<7>") (direction INPUT))
135                    (port (rename ADDRA_8_ "ADDRA<8>") (direction INPUT))
136                    (port (rename ADDRA_9_ "ADDRA<9>") (direction INPUT))
137                    (port (rename ADDRA_10_ "ADDRA<10>") (direction INPUT))
138                    (port (rename DIPA_0_ "DIPA<0>") (direction INPUT))
139                    (port (rename DOPA_0_ "DOPA<0>") (direction OUTPUT))
140                    (port WEB (direction INPUT))
141                    (port ENB (direction INPUT))
142                    (port SSRB (direction INPUT))
143                    (port CLKB (direction INPUT))
144                    (port (rename DIB_0_ "DIB<0>") (direction INPUT))
145                    (port (rename DIB_1_ "DIB<1>") (direction INPUT))
146                    (port (rename DIB_2_ "DIB<2>") (direction INPUT))
147                    (port (rename DIB_3_ "DIB<3>") (direction INPUT))
148                    (port (rename DIB_4_ "DIB<4>") (direction INPUT))
149                    (port (rename DIB_5_ "DIB<5>") (direction INPUT))
150                    (port (rename DIB_6_ "DIB<6>") (direction INPUT))
151                    (port (rename DIB_7_ "DIB<7>") (direction INPUT))
152                    (port (rename DOB_0_ "DOB<0>") (direction OUTPUT))
153                    (port (rename DOB_1_ "DOB<1>") (direction OUTPUT))
154                    (port (rename DOB_2_ "DOB<2>") (direction OUTPUT))
155                    (port (rename DOB_3_ "DOB<3>") (direction OUTPUT))
156                    (port (rename DOB_4_ "DOB<4>") (direction OUTPUT))
157                    (port (rename DOB_5_ "DOB<5>") (direction OUTPUT))
158                    (port (rename DOB_6_ "DOB<6>") (direction OUTPUT))
159                    (port (rename DOB_7_ "DOB<7>") (direction OUTPUT))
160                    (port (rename ADDRB_0_ "ADDRB<0>") (direction INPUT))
161                    (port (rename ADDRB_1_ "ADDRB<1>") (direction INPUT))
162                    (port (rename ADDRB_2_ "ADDRB<2>") (direction INPUT))
163                    (port (rename ADDRB_3_ "ADDRB<3>") (direction INPUT))
164                    (port (rename ADDRB_4_ "ADDRB<4>") (direction INPUT))
165                    (port (rename ADDRB_5_ "ADDRB<5>") (direction INPUT))
166                    (port (rename ADDRB_6_ "ADDRB<6>") (direction INPUT))
167                    (port (rename ADDRB_7_ "ADDRB<7>") (direction INPUT))
168                    (port (rename ADDRB_8_ "ADDRB<8>") (direction INPUT))
169                    (port (rename ADDRB_9_ "ADDRB<9>") (direction INPUT))
170                    (port (rename ADDRB_10_ "ADDRB<10>") (direction INPUT))
171                    (port (rename DIPB_0_ "DIPB<0>") (direction INPUT))
172                    (port (rename DOPB_0_ "DOPB<0>") (direction OUTPUT))
173                )
174            )
175        )
176    )
177 (library test_lib (edifLevel 0) (technology (numberDefinition (scale 1 (E 1 -12) (unit Time))))
178 (cell async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst
179  (cellType GENERIC) (view view_1 (viewType NETLIST)
180   (interface
181    (port ( rename dina_7_ "dina<7>") (direction INPUT))
182    (port ( rename dina_6_ "dina<6>") (direction INPUT))
183    (port ( rename dina_5_ "dina<5>") (direction INPUT))
184    (port ( rename dina_4_ "dina<4>") (direction INPUT))
185    (port ( rename dina_3_ "dina<3>") (direction INPUT))
186    (port ( rename dina_2_ "dina<2>") (direction INPUT))
187    (port ( rename dina_1_ "dina<1>") (direction INPUT))
188    (port ( rename dina_0_ "dina<0>") (direction INPUT))
189    (port ( rename dinb_7_ "dinb<7>") (direction INPUT))
190    (port ( rename dinb_6_ "dinb<6>") (direction INPUT))
191    (port ( rename dinb_5_ "dinb<5>") (direction INPUT))
192    (port ( rename dinb_4_ "dinb<4>") (direction INPUT))
193    (port ( rename dinb_3_ "dinb<3>") (direction INPUT))
194    (port ( rename dinb_2_ "dinb<2>") (direction INPUT))
195    (port ( rename dinb_1_ "dinb<1>") (direction INPUT))
196    (port ( rename dinb_0_ "dinb<0>") (direction INPUT))
197    (port ( rename ena "ena") (direction INPUT))
198    (port ( rename enb "enb") (direction INPUT))
199    (port ( rename wea "wea") (direction INPUT))
200    (port ( rename web "web") (direction INPUT))
201    (port ( rename sinita "sinita") (direction INPUT))
202    (port ( rename sinitb "sinitb") (direction INPUT))
203    (port ( rename nda "nda") (direction INPUT))
204    (port ( rename ndb "ndb") (direction INPUT))
205    (port ( rename clka "clka") (direction INPUT))
206    (port ( rename clkb "clkb") (direction INPUT))
207    (port ( rename addra_6_ "addra<6>") (direction INPUT))
208    (port ( rename addra_5_ "addra<5>") (direction INPUT))
209    (port ( rename addra_4_ "addra<4>") (direction INPUT))
210    (port ( rename addra_3_ "addra<3>") (direction INPUT))
211    (port ( rename addra_2_ "addra<2>") (direction INPUT))
212    (port ( rename addra_1_ "addra<1>") (direction INPUT))
213    (port ( rename addra_0_ "addra<0>") (direction INPUT))
214    (port ( rename addrb_6_ "addrb<6>") (direction INPUT))
215    (port ( rename addrb_5_ "addrb<5>") (direction INPUT))
216    (port ( rename addrb_4_ "addrb<4>") (direction INPUT))
217    (port ( rename addrb_3_ "addrb<3>") (direction INPUT))
218    (port ( rename addrb_2_ "addrb<2>") (direction INPUT))
219    (port ( rename addrb_1_ "addrb<1>") (direction INPUT))
220    (port ( rename addrb_0_ "addrb<0>") (direction INPUT))
221    (port ( rename rdya "rdya") (direction OUTPUT))
222    (port ( rename rdyb "rdyb") (direction OUTPUT))
223    (port ( rename rfda "rfda") (direction OUTPUT))
224    (port ( rename rfdb "rfdb") (direction OUTPUT))
225    (port ( rename douta_7_ "douta<7>") (direction OUTPUT))
226    (port ( rename douta_6_ "douta<6>") (direction OUTPUT))
227    (port ( rename douta_5_ "douta<5>") (direction OUTPUT))
228    (port ( rename douta_4_ "douta<4>") (direction OUTPUT))
229    (port ( rename douta_3_ "douta<3>") (direction OUTPUT))
230    (port ( rename douta_2_ "douta<2>") (direction OUTPUT))
231    (port ( rename douta_1_ "douta<1>") (direction OUTPUT))
232    (port ( rename douta_0_ "douta<0>") (direction OUTPUT))
233    (port ( rename doutb_7_ "doutb<7>") (direction OUTPUT))
234    (port ( rename doutb_6_ "doutb<6>") (direction OUTPUT))
235    (port ( rename doutb_5_ "doutb<5>") (direction OUTPUT))
236    (port ( rename doutb_4_ "doutb<4>") (direction OUTPUT))
237    (port ( rename doutb_3_ "doutb<3>") (direction OUTPUT))
238    (port ( rename doutb_2_ "doutb<2>") (direction OUTPUT))
239    (port ( rename doutb_1_ "doutb<1>") (direction OUTPUT))
240    (port ( rename doutb_0_ "doutb<0>") (direction OUTPUT))
241    )
242   (contents
243    (instance VCC (viewRef view_1 (cellRef VCC  (libraryRef xilinxun))))
244    (instance GND (viewRef view_1 (cellRef GND  (libraryRef xilinxun))))
245    (instance (rename async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8 "async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst/bm/mem/arch_v2/prim/3/b1/chk0/col/0/b2/mextd/arch_v2/c1/ram1/v2/d2048/by9/newSim8")
246       (viewRef view_1 (cellRef RAMB16_S9_S9 (libraryRef xilinxun)))
247       (property INIT_00 (string "0000000000000000000000000000000000000000000000000000000000000000"))
248       (property INIT_01 (string "0000000000000000000000000000000000000000000000000000000000000000"))
249       (property INIT_02 (string "0000000000000000000000000000000000000000000000000000000000000000"))
250       (property INIT_03 (string "0000000000000000000000000000000000000000000000000000000000000000"))
251       (property INIT_04 (string "0000000000000000000000000000000000000000000000000000000000000000"))
252       (property INIT_05 (string "0000000000000000000000000000000000000000000000000000000000000000"))
253       (property INIT_06 (string "0000000000000000000000000000000000000000000000000000000000000000"))
254       (property INIT_07 (string "0000000000000000000000000000000000000000000000000000000000000000"))
255       (property INIT_08 (string "0000000000000000000000000000000000000000000000000000000000000000"))
256       (property INIT_09 (string "0000000000000000000000000000000000000000000000000000000000000000"))
257       (property INIT_0A (string "0000000000000000000000000000000000000000000000000000000000000000"))
258       (property INIT_0B (string "0000000000000000000000000000000000000000000000000000000000000000"))
259       (property INIT_0C (string "0000000000000000000000000000000000000000000000000000000000000000"))
260       (property INIT_0D (string "0000000000000000000000000000000000000000000000000000000000000000"))
261       (property INIT_0E (string "0000000000000000000000000000000000000000000000000000000000000000"))
262       (property INIT_0F (string "0000000000000000000000000000000000000000000000000000000000000000"))
263       (property INIT_10 (string "0000000000000000000000000000000000000000000000000000000000000000"))
264       (property INIT_11 (string "0000000000000000000000000000000000000000000000000000000000000000"))
265       (property INIT_12 (string "0000000000000000000000000000000000000000000000000000000000000000"))
266       (property INIT_13 (string "0000000000000000000000000000000000000000000000000000000000000000"))
267       (property INIT_14 (string "0000000000000000000000000000000000000000000000000000000000000000"))
268       (property INIT_15 (string "0000000000000000000000000000000000000000000000000000000000000000"))
269       (property INIT_16 (string "0000000000000000000000000000000000000000000000000000000000000000"))
270       (property INIT_17 (string "0000000000000000000000000000000000000000000000000000000000000000"))
271       (property INIT_18 (string "0000000000000000000000000000000000000000000000000000000000000000"))
272       (property INIT_19 (string "0000000000000000000000000000000000000000000000000000000000000000"))
273       (property INIT_1A (string "0000000000000000000000000000000000000000000000000000000000000000"))
274       (property INIT_1B (string "0000000000000000000000000000000000000000000000000000000000000000"))
275       (property INIT_1C (string "0000000000000000000000000000000000000000000000000000000000000000"))
276       (property INIT_1D (string "0000000000000000000000000000000000000000000000000000000000000000"))
277       (property INIT_1E (string "0000000000000000000000000000000000000000000000000000000000000000"))
278       (property INIT_1F (string "0000000000000000000000000000000000000000000000000000000000000000"))
279       (property INIT_20 (string "0000000000000000000000000000000000000000000000000000000000000000"))
280       (property INIT_21 (string "0000000000000000000000000000000000000000000000000000000000000000"))
281       (property INIT_22 (string "0000000000000000000000000000000000000000000000000000000000000000"))
282       (property INIT_23 (string "0000000000000000000000000000000000000000000000000000000000000000"))
283       (property INIT_24 (string "0000000000000000000000000000000000000000000000000000000000000000"))
284       (property INIT_25 (string "0000000000000000000000000000000000000000000000000000000000000000"))
285       (property INIT_26 (string "0000000000000000000000000000000000000000000000000000000000000000"))
286       (property INIT_27 (string "0000000000000000000000000000000000000000000000000000000000000000"))
287       (property INIT_28 (string "0000000000000000000000000000000000000000000000000000000000000000"))
288       (property INIT_29 (string "0000000000000000000000000000000000000000000000000000000000000000"))
289       (property INIT_2A (string "0000000000000000000000000000000000000000000000000000000000000000"))
290       (property INIT_2B (string "0000000000000000000000000000000000000000000000000000000000000000"))
291       (property INIT_2C (string "0000000000000000000000000000000000000000000000000000000000000000"))
292       (property INIT_2D (string "0000000000000000000000000000000000000000000000000000000000000000"))
293       (property INIT_2E (string "0000000000000000000000000000000000000000000000000000000000000000"))
294       (property INIT_2F (string "0000000000000000000000000000000000000000000000000000000000000000"))
295       (property INIT_30 (string "0000000000000000000000000000000000000000000000000000000000000000"))
296       (property INIT_31 (string "0000000000000000000000000000000000000000000000000000000000000000"))
297       (property INIT_32 (string "0000000000000000000000000000000000000000000000000000000000000000"))
298       (property INIT_33 (string "0000000000000000000000000000000000000000000000000000000000000000"))
299       (property INIT_34 (string "0000000000000000000000000000000000000000000000000000000000000000"))
300       (property INIT_35 (string "0000000000000000000000000000000000000000000000000000000000000000"))
301       (property INIT_36 (string "0000000000000000000000000000000000000000000000000000000000000000"))
302       (property INIT_37 (string "0000000000000000000000000000000000000000000000000000000000000000"))
303       (property INIT_38 (string "0000000000000000000000000000000000000000000000000000000000000000"))
304       (property INIT_39 (string "0000000000000000000000000000000000000000000000000000000000000000"))
305       (property INIT_3A (string "0000000000000000000000000000000000000000000000000000000000000000"))
306       (property INIT_3B (string "0000000000000000000000000000000000000000000000000000000000000000"))
307       (property INIT_3C (string "0000000000000000000000000000000000000000000000000000000000000000"))
308       (property INIT_3D (string "0000000000000000000000000000000000000000000000000000000000000000"))
309       (property INIT_3E (string "0000000000000000000000000000000000000000000000000000000000000000"))
310       (property INIT_3F (string "0000000000000000000000000000000000000000000000000000000000000000"))
311       (property INITP_00 (string "0000000000000000000000000000000000000000000000000000000000000000"))
312       (property INITP_01 (string "0000000000000000000000000000000000000000000000000000000000000000"))
313       (property INITP_02 (string "0000000000000000000000000000000000000000000000000000000000000000"))
314       (property INITP_03 (string "0000000000000000000000000000000000000000000000000000000000000000"))
315       (property INITP_04 (string "0000000000000000000000000000000000000000000000000000000000000000"))
316       (property INITP_05 (string "0000000000000000000000000000000000000000000000000000000000000000"))
317       (property INITP_06 (string "0000000000000000000000000000000000000000000000000000000000000000"))
318       (property INITP_07 (string "0000000000000000000000000000000000000000000000000000000000000000"))
319       (property WRITE_MODE_A (string "WRITE_FIRST"))
320       (property INIT_A (string "000"))
321       (property SRVAL_A (string "000"))
322       (property WRITE_MODE_B (string "WRITE_FIRST"))
323       (property INIT_B (string "000"))
324       (property SRVAL_B (string "000"))
325    )
326    (net (rename N0 "Gnd")
327     (joined
328       (portRef G (instanceRef GND))
329       (portRef WEB (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
330       (portRef ADDRA_7_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
331       (portRef ADDRA_8_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
332       (portRef ADDRA_9_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
333       (portRef ADDRA_10_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
334       (portRef DIPA_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
335       (portRef ADDRB_7_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
336       (portRef ADDRB_8_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
337       (portRef ADDRB_9_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
338       (portRef ADDRB_10_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
339       (portRef DIB_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
340       (portRef DIB_1_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
341       (portRef DIB_2_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
342       (portRef DIB_3_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
343       (portRef DIB_4_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
344       (portRef DIB_5_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
345       (portRef DIB_6_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
346       (portRef DIB_7_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
347       (portRef DIPB_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
348     )
349    )
350    (net (rename N1 "Vcc")
351     (joined
352       (portRef P (instanceRef VCC))
353       (portRef ENA (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
354     )
355    )
356    (net (rename N2 "dina<7>")
357     (joined
358       (portRef dina_7_)
359       (portRef DIA_7_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
360     )
361    )
362    (net (rename N3 "dina<6>")
363     (joined
364       (portRef dina_6_)
365       (portRef DIA_6_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
366     )
367    )
368    (net (rename N4 "dina<5>")
369     (joined
370       (portRef dina_5_)
371       (portRef DIA_5_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
372     )
373    )
374    (net (rename N5 "dina<4>")
375     (joined
376       (portRef dina_4_)
377       (portRef DIA_4_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
378     )
379    )
380    (net (rename N6 "dina<3>")
381     (joined
382       (portRef dina_3_)
383       (portRef DIA_3_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
384     )
385    )
386    (net (rename N7 "dina<2>")
387     (joined
388       (portRef dina_2_)
389       (portRef DIA_2_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
390     )
391    )
392    (net (rename N8 "dina<1>")
393     (joined
394       (portRef dina_1_)
395       (portRef DIA_1_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
396     )
397    )
398    (net (rename N9 "dina<0>")
399     (joined
400       (portRef dina_0_)
401       (portRef DIA_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
402     )
403    )
404    (net (rename N19 "enb")
405     (joined
406       (portRef enb)
407       (portRef ENB (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
408     )
409    )
410    (net (rename N20 "wea")
411     (joined
412       (portRef wea)
413       (portRef WEA (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
414     )
415    )
416    (net (rename N22 "sinita")
417     (joined
418       (portRef sinita)
419       (portRef SSRA (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
420     )
421    )
422    (net (rename N23 "sinitb")
423     (joined
424       (portRef sinitb)
425       (portRef SSRB (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
426     )
427    )
428    (net (rename N26 "clka")
429     (joined
430       (portRef clka)
431       (portRef CLKA (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
432     )
433    )
434    (net (rename N27 "clkb")
435     (joined
436       (portRef clkb)
437       (portRef CLKB (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
438     )
439    )
440    (net (rename N28 "addra<6>")
441     (joined
442       (portRef addra_6_)
443       (portRef ADDRA_6_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
444     )
445    )
446    (net (rename N29 "addra<5>")
447     (joined
448       (portRef addra_5_)
449       (portRef ADDRA_5_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
450     )
451    )
452    (net (rename N30 "addra<4>")
453     (joined
454       (portRef addra_4_)
455       (portRef ADDRA_4_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
456     )
457    )
458    (net (rename N31 "addra<3>")
459     (joined
460       (portRef addra_3_)
461       (portRef ADDRA_3_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
462     )
463    )
464    (net (rename N32 "addra<2>")
465     (joined
466       (portRef addra_2_)
467       (portRef ADDRA_2_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
468     )
469    )
470    (net (rename N33 "addra<1>")
471     (joined
472       (portRef addra_1_)
473       (portRef ADDRA_1_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
474     )
475    )
476    (net (rename N34 "addra<0>")
477     (joined
478       (portRef addra_0_)
479       (portRef ADDRA_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
480     )
481    )
482    (net (rename N35 "addrb<6>")
483     (joined
484       (portRef addrb_6_)
485       (portRef ADDRB_6_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
486     )
487    )
488    (net (rename N36 "addrb<5>")
489     (joined
490       (portRef addrb_5_)
491       (portRef ADDRB_5_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
492     )
493    )
494    (net (rename N37 "addrb<4>")
495     (joined
496       (portRef addrb_4_)
497       (portRef ADDRB_4_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
498     )
499    )
500    (net (rename N38 "addrb<3>")
501     (joined
502       (portRef addrb_3_)
503       (portRef ADDRB_3_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
504     )
505    )
506    (net (rename N39 "addrb<2>")
507     (joined
508       (portRef addrb_2_)
509       (portRef ADDRB_2_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
510     )
511    )
512    (net (rename N40 "addrb<1>")
513     (joined
514       (portRef addrb_1_)
515       (portRef ADDRB_1_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
516     )
517    )
518    (net (rename N41 "addrb<0>")
519     (joined
520       (portRef addrb_0_)
521       (portRef ADDRB_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
522     )
523    )
524    (net (rename N54 "doutb<7>")
525     (joined
526       (portRef doutb_7_)
527       (portRef DOB_7_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
528     )
529    )
530    (net (rename N55 "doutb<6>")
531     (joined
532       (portRef doutb_6_)
533       (portRef DOB_6_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
534     )
535    )
536    (net (rename N56 "doutb<5>")
537     (joined
538       (portRef doutb_5_)
539       (portRef DOB_5_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
540     )
541    )
542    (net (rename N57 "doutb<4>")
543     (joined
544       (portRef doutb_4_)
545       (portRef DOB_4_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
546     )
547    )
548    (net (rename N58 "doutb<3>")
549     (joined
550       (portRef doutb_3_)
551       (portRef DOB_3_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
552     )
553    )
554    (net (rename N59 "doutb<2>")
555     (joined
556       (portRef doutb_2_)
557       (portRef DOB_2_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
558     )
559    )
560    (net (rename N60 "doutb<1>")
561     (joined
562       (portRef doutb_1_)
563       (portRef DOB_1_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
564     )
565    )
566    (net (rename N61 "doutb<0>")
567     (joined
568       (portRef doutb_0_)
569       (portRef DOB_0_ (instanceRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst_bm_mem_arch_v2_prim_3_b1_chk0_col_0_b2_mextd_arch_v2_c1_ram1_v2_d2048_by9_newSim8))
570     )
571    )
572 ))))
573 (design async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst (cellRef async_fifo_8_8_128_fifo_generator_v2_2_xst_1_blkmemdp_v6_2_xst (libraryRef test_lib))
574   (property X_CORE_INFO (string "null"))
575   (property PART (string "XC2VP20-6-ff896") (owner "Xilinx")))
576 )